# 7210-TQFP-R

IEEE 488.2 Controller chip – drop-in replacement for NEC µPD7210

# 7210-TQFP-R

- RoHS-compliant
- Pin-compatible with NEC μPD7210
- Software-compatible with NEC μPD7210
- Low power consumption
- Meets all IEEE 488.2 requirements:
  - $\circ$  Bus line monitoring
  - Preferred implementation of requesting service
  - Sends no messages when there are no listeners
- Performs all IEEE 488.1 interface functions SH1, AH1, T5 or TE5, L3 or LE3, SR1, RL1, PP1, PP2, DC1, DT1, C1, C2, C3, C4, C5
- Reduces driver overhead

### Overview

Measurement Computing Corporation's 7210-TQFP-R is a 44-pin DIP drop-in replacement part for the NEC  $\mu$ PD7210. The 7210-TQFP-R is 100% register-compatible and pin-compatible with the NEC  $\mu$ PD7210 on power up. The 7210-TQFP-R performs all of the interface functions defined by the ANSI/IEEE Standard 488.1-1987, and it meets the additional requirements and recommendations of ANSI/IEEE Standard 488.2-1987. The 7210-TQFP-R performs complete IEEE 488 talker, listener, and controller functions.

On power up, the 7210-TQFP-R contains the complete register set of the NEC  $\mu$ PD7210, but can perform complete IEEE 488.2 controller functions through software.

If you are an instrument developer, you can take advantage of IEEE 488.2 with minimal software modifications, yet keep the 44-pin hardware configuration. The default clock input is 8 MHz, but increased performance is available from the 7210-TQFP-R through software-selectable input values up to 20 MHz.

If you are an IEEE 488 instrument manufacturer looking for alternatives to existing NEC  $\mu$ PD7210 chip suppliers or planning to upgrade your designs to IEEE 488.2 without hardware changes, consider using the 7210-TQFP-R. Because the 7210-TQFP-R accepts faster clock inputs, performance increases without many firmware changes.

- Does not lose a data byte if ATN is asserted while transmitting data
- Static interrupt status bits that do not clear when read
- Programmable data transfer rate
- (T1 delays of 350 ns, 500 ns, 1.1 μs, and 2 μs)
- Automatic EOS and/or NL message detection
- Direct memory access (DMA)
- Automatically processes IEEE 488 commands and reads undefined commands
- Programmable compatible with bus transceivers (T1, National Semiconductor, Motorola, and Intel)
- TTL-compatible CMOS device
- Programmable clock rate up to 20 MHz

### General

The 7210-TQFP-R manages the IEEE 488 bus. You program the IEEE 488 bus by writing control words into the appropriate registers. CPU-readable status registers supply operational feedback. The 7210-TQFP-R mode determines the function of these registers. When in 7210 mode, the registers resemble the  $\mu$ PD7210 register set with additional registers that supply extra functionality and IEEE 488.2 compatibility. In this mode, the 7210-TQFP-R is completely pin-compatible with the NEC  $\mu$ PD7210. Figure 1 shows the key components of the 7210-TQFP-R.

### **RoHS Compliance**

The 7210-TQFP-R is available from MCC as a RoHScompliant chip. The chip is marked with an e3 inside an ellipse to indicate a matte pure tin finish on the leads, in accordance with the marking recommendations defined in JEDEC JESD97.

The RoHS-compliant 7210-TQFP-R meets industry requirements for baking and maximum solder reflow temperature. The baking requirements are outlined in JEDEC J-STD-033. MCC recommends using the solder reflow profile as shown in IPC/JEDEC J-STD-020C with a peak temperature of 260 °C, the maximum temperature they can withstand.

### **Ordering Information**

| RoHS-compliant chip | MCC Part number |
|---------------------|-----------------|
| 44-pin TQFP package | 7210-TQFP-R     |

Go to <u>mccdaq.com/GPIB/IEEE-488.2 Controller Chips/7210-</u> <u>TQFP-R</u> to order the chip, or call us at (508) 946-5100.



### **Block Diagram**





# **Pin Descriptions**

The following table describes the 7210-TQFP-R pins.





### **Pin Identification**

### Table 1. 7210-TQFP-R pin configuration

| Pin #         | Mnemonic                                            | I/O | Description                                                                                                                                                                     |  |  |  |  |
|---------------|-----------------------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1             | DRQ                                                 | 0   | DMA Request. Requests data transfer. Becomes low on input of DMA acknowledge signal DACK.                                                                                       |  |  |  |  |
| 2             | DACK                                                | I   | <b>DMA Acknowledge</b> . (Active low) Signal connects the computer system data bus to the data register of<br>7210-TQFP-R.                                                      |  |  |  |  |
| 3             | CS                                                  | I   | Chip Select. (Active low) Enables access to the register selected by RS <sub>0</sub> -RS <sub>2</sub> (read or write operation).                                                |  |  |  |  |
| 4             | RD                                                  | I   | Read. (Active low) Places contents of read register specified RS <sub>0</sub> -RS <sub>2</sub> on D <sub>0</sub> -D <sub>7</sub> (computer bus).                                |  |  |  |  |
| 5             | WR                                                  | I   | Write. (Active low) Writes data on $D_0$ - $D_7$ into the write register specified by $RS_0$ - $RS_2$ .                                                                         |  |  |  |  |
| 6, 17, 28, 39 | GND                                                 |     | Ground                                                                                                                                                                          |  |  |  |  |
| 7             | INT                                                 | 0   | Interrupt Request. (Active high/low) Becomes active due to any 1 of 13 internal interrupt conditions (unmasked). Active state software configurable. Active high on chip reset. |  |  |  |  |
| 8-15          | D <sub>0</sub> -D <sub>7</sub>                      | I/O | Data Bus. 8-bit bidirectional data bus for interface to the computer system.                                                                                                    |  |  |  |  |
| 16, 38        | +5 (V <sub>CC</sub> )                               | I/O | +5 VDC (±5%)                                                                                                                                                                    |  |  |  |  |
| 18-20         | $RS_0-RS_2$                                         | I   | Register Select. These lines select one of eight read (write) registers during a read (write) operation.                                                                        |  |  |  |  |
| 21            | IFC                                                 | I/O | Interface Clear. Control line used for clearing the interface functions.                                                                                                        |  |  |  |  |
| 22            | REN                                                 | I/O | Remote Enable. Control line used to enable remote operation of the devices.                                                                                                     |  |  |  |  |
| 23            | ATN                                                 | I/O | Attention. Control line which indicates whether data on DIO lines is an interface message or device dependent message.                                                          |  |  |  |  |
| 24            | SRQ                                                 | I/O | Service Request. Control line used to request service from the controller.                                                                                                      |  |  |  |  |
| 25-33         | $\overline{\text{DIO}}_1 - \overline{\text{DIO}}_8$ | I/O | Data Input/Output. 8-bit bi-directional bus for transfer of message.                                                                                                            |  |  |  |  |
| 34            | DAV                                                 | I/O | Data Valid. Handshake line indicating that data on DIO lines is valid.                                                                                                          |  |  |  |  |
| 35            | NRFD                                                | I/O | Ready for Data. Handshake line indicating that device is ready for data.                                                                                                        |  |  |  |  |
| 36            | NDAC                                                | I/O | Data Accepted. Handshake line indicating completion of message reception.                                                                                                       |  |  |  |  |
| 37            | EOI                                                 | I/O | End or Identity. Control line used to indicate the end of multiple byte transfer sequence or to execute a parallel polling in conjunction with ATN.                             |  |  |  |  |
| 40            | T/R <sub>1</sub>                                    | 0   | Transmit/Receive Control. Input/output control signal for the GPIB bus transceivers.                                                                                            |  |  |  |  |
| 41            | T/R <sub>2</sub>                                    | 0   | <b>Transmit/Receive Control</b> . The values of $T/R_2$ and $T/R_3$ are determined by the values of the Address Mode register bits TRM1, and TRM0.                              |  |  |  |  |
| 42            | CLK                                                 | I   | <b>Clock</b> . 1 MHz to 20 MHz reference clock for generating the state change prohibit times $T_1$ , $T_6$ , $T_7$ , $T_9$ specified in IEEE Standard 488.2-1992.              |  |  |  |  |
| 43            | RESET                                               | 1   | Reset. Resets the 7210-TQFP-R to an idle state when high (active high).                                                                                                         |  |  |  |  |
| 44            | T/R <sub>3</sub>                                    | 0   | Transmit/Receive Control. See T/R <sub>2</sub> (pin 41).                                                                                                                        |  |  |  |  |

# **Mechanical Data**







### Notes:

- 1. Package dimensions shown are from a specific supplier and are for reference only. Package dimensions conform to JEDEC MO-136-BG.
- 2. Controlling dimensions are in millimeters, with inches shown in parentheses.
- 3. Dimensions and tolerance specifications per ANSI Y 14.5-1982.
- 4. Datum plane "H" is located at the mold plating line, and is coincident with where the lead exits the plastic body at the bottom of the plating line.
- 5. Datums "A-B" and "D" are to be determined at datum plane "H".
- 6. Dimension to be determined at the seating plane "C."
- These dimensions are to be determined at datum plane "H". Dimensions D and E do not include mold protrusion. The allowable protrusion is 0.25 mm (.010") per side.
- Lead width does not include Dambar protrusion. The allowable Dambar protrusion shall be 0.08 mm/0.003" total in excess of this.

Dimensions at maximum material condition.

### 7210 Mode Registers

In 7210 mode, the 7210-TQFP-R registers include all of the NEC µPD7210 registers plus two types of additional registers - extra auxiliary registers and paged-in registers. You write the extra auxiliary registers in the same way as standard µPD7210 auxiliary registers. Upon issuing an auxiliary pagein command, the paged-in registers appear at the same offsets as existing µPD7210 registers. At the end of the next CPU access, the chip pages out the paged-in registers. The following table lists the registers in the 7210 mode register set.

### 7210 Register Set

| Register                            | Page<br>-In | A(2-0)    | WR*        | RD*        | CS*     | DACK*       |
|-------------------------------------|-------------|-----------|------------|------------|---------|-------------|
| Data-in                             | U           | 000       | 1          | 0          | 0       | 1           |
| Data-in                             | Х           | XXX       | 1          | 0          | Х       | 0           |
| Command/data-<br>out                | U           | 000       | 0          | 1          | 0       | 1           |
| Command/data-<br>out                | х           | XXX       | 0          | 1          | Х       | 0           |
| Interrupt status <sup>1</sup>       | U           | 001       | 1          | 0          | 0       | 1           |
| Interrupt mask <sup>1</sup>         | U           | 001       | 0          | 1          | 0       | 1           |
| Interrupt status <sup>2</sup>       | U           | 010       | 1          | 0          | 0       | 1           |
| Interrupt mask <sup>2</sup>         | U           | 010       | 0          | 1          | 0       | 1           |
| Serial poll status                  | Ν           | 011       | 1          | 0          | 0       | 1           |
| Serial poll mode                    | Ν           | 011       | 0          | 1          | 0       | 1           |
| Version                             | Р           | 011       | 1          | 0          | 0       | 1           |
| Initial counter <sup>2</sup>        | Р           | 011       | 0          | 1          | 0       | 1           |
| Address status                      | U           | 100       | 1          | 0          | 0       | 1           |
| Address mode                        | U           | 100       | 0          | 1          | 0       | 1           |
| Command pass through                | N           | 101       | 1          | 0          | 0       | 1           |
| Auxiliary mode                      | U           | 101       | 0          | 1          | 0       | 1           |
| Source/acceptor status <sup>†</sup> | Р           | 101       | 1          | 0          | 0       | 1           |
| Address 0                           | Ν           | 110       | 1          | 0          | 0       | 1           |
| Address                             | Ν           | 110       | 0          | 1          | 0       | 1           |
| Interrupt status<br>0 <sup>†</sup>  | Р           | 110       | 1          | 0          | 0       | 1           |
| Interrupt mask 0 <sup>†</sup>       | Р           | 110       | 0          | 1          | 0       | 1           |
| Address <sup>†</sup>                | Ν           | 111       | 1          | 0          | 0       | 1           |
| End-of-string                       | Ν           | 111       | 0          | 1          | 0       | 1           |
| Bus status <sup>†</sup>             | Р           | 111       | 1          | 0          | 0       | 1           |
| Bus control <sup>†</sup>            | Р           | 111       | 0          | 1          | 0       | 1           |
| Notes for the Page                  | -In colum   | nn:       |            |            |         |             |
| U = The page-in                     | auxiliary   | command   | l does no  | ot affect  | the reg | ister.      |
| N = The register<br>page-in auxilia |             |           | lid excep  | ot for imi | mediate | ely after a |
| P = The register command.           | is valid o  | nly immed | liately af | ter a pa   | ge-in a | uxiliary    |

The <sup>†</sup> symbol indicates features that are not available in the µPD7210,

such as register and auxiliary commands.

Parameter

**DC Characteristics** 

Symbol

|                                                              |     | Min  | Max  |                   | Conditions                  |
|--------------------------------------------------------------|-----|------|------|-------------------|-----------------------------|
| Voltage input<br>low                                         | VIL | -0.5 | +0.8 | V                 |                             |
| Voltage input<br>high                                        | VIH | +2.0 | VCC  | V                 |                             |
| Voltage output<br>low                                        | VOL | 0    | 0.4  | V                 |                             |
| Voltage output<br>high                                       | VOH | +2.4 | VCC  | V                 |                             |
| Input/output<br>leakage<br>current                           |     | -10  | +10  | μA                | w/o internal<br>pull-up     |
| Input/output<br>leakage<br>current                           |     | -200 | +200 | μΑ                | with<br>internal<br>pull-up |
| Supply<br>Current                                            |     |      | 45   | mA                |                             |
| Output current<br>low (all pins<br>except T/R <sub>1</sub> ) | IOL | 2    |      | mA                | VOL=0.4 V                   |
| T/R <sub>1</sub>                                             | IOL | 4    |      | mA                | VOL=0.4 V                   |
| Input current<br>low/high                                    | IIL |      | -0.5 | mA                |                             |
| Output current<br>high                                       | IOH | -1   | mA   | V0H=VCC-<br>0.5 V |                             |
| Supply<br>voltage                                            | VCC | 4.75 | 5.25 | V                 |                             |

Limits

Unit

Test

# Capacitance

| TA <sub>0</sub> to 70 °C; | $V_{cc}$ = 5 V ±5% |
|---------------------------|--------------------|
|---------------------------|--------------------|

| Parameter            | Symbol | Limits |     | Unit | Test Conditions |
|----------------------|--------|--------|-----|------|-----------------|
|                      |        | Min    | Max |      |                 |
| Input<br>capacitance | Cin    |        | 10  | pF   |                 |
| Output capacitance   | Cout   |        | 10  | pF   |                 |
| I/O<br>capacitance   | CI/O   |        | 10  | pF   |                 |

# **Absolute Maximum Ratings**

| Property                                                                                                                                 | Test Conditions  |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------|------------------|--|--|--|--|
| Supply voltage, VCC                                                                                                                      | -0.5 to +6.0 V   |  |  |  |  |
| Input voltage, VI                                                                                                                        | -0.5 to VCC +0.5 |  |  |  |  |
| Operating temperature, 0 to +70 °C<br>TOPR                                                                                               |                  |  |  |  |  |
| Storage temperature, -40 to +125 °C<br>TSTG                                                                                              |                  |  |  |  |  |
| <b>Caution</b> : Exposing the device to stresses above those listed could cause permanent damage. The device is not meant to be operated |                  |  |  |  |  |

under conditions outside the operational limits. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

# **AC Characteristics**

TA0 to 70 °C; Vcc= 5 V  $\pm$ 5%

| Parameter                                                                 | Sym.            | Lin | Limits |      | Test       |
|---------------------------------------------------------------------------|-----------------|-----|--------|------|------------|
|                                                                           |                 | Min | Max    |      | Conditions |
| Address hold from<br>RD ↑ WR ↑                                            | t <sub>AH</sub> | 0   |        | ns   |            |
| Address setup to $\overline{RD} \downarrow$<br>$\overline{WR} \downarrow$ | t <sub>AS</sub> | 0   |        | ns   |            |
| Data float from RD ↑                                                      | t <sub>DF</sub> |     | 25     | ns   |            |
| Data delay from $\overline{RD} \downarrow$                                | t <sub>DR</sub> |     | 80     | ns   | DACK=0     |
| DRQ unassertion                                                           | t <sub>DU</sub> |     | 25     | ns   |            |
| Data delay from $\overline{RD} \downarrow$                                | t <sub>RD</sub> | 85  | ns     | CS=0 |            |
| RD recovery width                                                         | t <sub>RR</sub> | 120 |        | ns   |            |
| RD pulse width                                                            | t <sub>RW</sub> | 85  |        | ns   |            |
| Data setup to $\overline{\mathrm{WR}}$ $\uparrow$                         | t <sub>WS</sub> | 60  |        | ns   |            |
| Data hold from $\overline{\text{WR}}$ $\uparrow$                          | t <sub>WH</sub> | 0   |        | ns   |            |



### Figure 6. CPU Write



Figure 7. DMA Write

# **Timing Waveforms**



Figure 5. DMA Read

## Source Handshake

| Parameter                                                                                                             | Sym.            | Limits |       | Test Conditions                           |
|-----------------------------------------------------------------------------------------------------------------------|-----------------|--------|-------|-------------------------------------------|
|                                                                                                                       |                 | Min    | Max   |                                           |
| $\overline{\text{NDAC}} \uparrow \text{to } \overline{\text{DAV}} \uparrow$                                           | t <sub>ND</sub> |        | 40    |                                           |
| $\frac{\overline{\text{NDAC}}\uparrow\text{to}\overline{\text{INT}}\uparrow\text{or}}{\overline{\text{DRQ}}\uparrow}$ | t <sub>NI</sub> |        | 40    | INT (DO IE Bit = 1)<br>DRQ (DMAO Bit = 1) |
| $\overline{WR}$ ↑ to $\overline{DAV}$ ↓                                                                               | t <sub>WD</sub> | 2,000  | 2,125 | 2 µs T1<br>(8 MHz, 50% duty)              |
| $\overline{WR}$ ↑ to $\overline{DAV}$ ↓                                                                               | t <sub>WD</sub> | 1,125  | 1,250 | 1.1 μs T1<br>(8 MHz, 50% duty)            |
| $\overline{WR}$ ↑ to $\overline{DAV}$ ↓                                                                               | t <sub>WD</sub> | 500    | 625   | 500 ns T1<br>(8 MHz, 50% duty)            |
| $\overline{WR}$ ↑ to $\overline{DAV}$ ↓                                                                               | t <sub>WD</sub> | 375    | 500   | 350 ns T1<br>(8 MHz, 50% duty)            |



Figure 8. Source Handshake

### Acceptor Handshake

| Parameter                                                                                                | Sym.            | Limits |     | Test Conditions                          |
|----------------------------------------------------------------------------------------------------------|-----------------|--------|-----|------------------------------------------|
|                                                                                                          |                 | Min    | Max |                                          |
| DAV↓ to NDAC↑                                                                                            | t <sub>DD</sub> |        | 225 | 8 MHz, 50% duty                          |
| DAV ↑ to NDAC ↓                                                                                          | t <sub>DD</sub> |        | 20  |                                          |
| $\frac{\overline{DAV} \downarrow \text{to } \overline{INT} \uparrow \text{or}}{\overline{DRQ} \uparrow}$ | t <sub>NI</sub> |        | 116 | INT (DIIE Bit = 1)<br>DRQ (DMAI Bit = 1) |
| DAV↓ to NRFD↓                                                                                            | t <sub>DR</sub> |        | 25  |                                          |
| RD ↑ to NRFD ↑                                                                                           | t <sub>NR</sub> |        | 30  | Read of DIR, not in<br>Holdoff state     |



Figure 9. Acceptor Handshake

# **Response to ATN**

| Parameter                                                                     | Sym.            | Limits |     | Test Conditions               |
|-------------------------------------------------------------------------------|-----------------|--------|-----|-------------------------------|
|                                                                               |                 | Min    | Max |                               |
| $\overline{\text{ATN}} \uparrow \text{to } \overline{\text{NRFD}} \downarrow$ | $t_{\Delta F}$  |        | 35  | Acceptor handshake<br>Holdoff |
| $\overline{\text{ATN}}\downarrow$ to $\overline{\text{NDAC}}\downarrow$       | t <sub>AN</sub> |        | 35  | $AIDS \to ANRS$               |
| $\overline{\text{ATN}}\downarrow$ to $\overline{\text{TE}}\downarrow$         | t <sub>AT</sub> |        | 30  | $TACS\toTADS$                 |





### **Parallel Poll**

| Parameter                                                                  | Sym.            | Limits |     | Test Conditions |
|----------------------------------------------------------------------------|-----------------|--------|-----|-----------------|
|                                                                            |                 | Min    | Max |                 |
| $\overline{\text{EOI}}\downarrow$ to $\overline{\text{DIO}}$ valid         | t <sub>FD</sub> |        | 90  | PPSS > PPAS     |
| EOI↓to TE↑                                                                 | t <sub>ET</sub> |        | 25  | PPSS > PPAS     |
| $\overline{\text{EOI}} \uparrow \text{to} \overline{\text{TE}} \downarrow$ | t <sub>TE</sub> |        | 25  | PPAS > PPSS     |



Figure 11. Parallel Poll

# **Typical System**



Figure 12. Typical CPU System with the 7210-TQFP-R

### How to Contact us

Contact us by phone, fax, or email if you need assistance in developing the interface to your particular system. Our engineering staff will work with you to ensure that your 7210-TQFP-R interface is simple, efficient and allows access to all chip features.

- Phone: 508-946-5100 and follow the instructions for reaching Tech Support.
- Fax: 508-946-9500 to the attention of Tech Support
- Email: <u>techsupport@mccdaq.com</u>

Measurement Computing Corporation 10 Commerce Way Suite 1008 Norton, Massachusetts 02766 (508) 946-5100 Fax: (508) 946-9500 E-mail: info@mccdaq.com www.mccdaq.com