**ZDS-1/40** Hardware Reference Manual May 1979 03-3018-03 MAY 1979 Copyright 1979 by Zilog, Inc. All rights reserved. No part of this publication may be reproduced, stored in any retrieval system, or transmitted, in any form or by any means, electronic, mechanical, photocopying, recording or otherwise, without the prior written permission of Zilog. Zilog assumes no responsibility for the use of any circuitry other than circuitry embodied in a Zilog product. No other circuit patent licenses are implied. # **ZDS-1/40** # Hardware Reference Manual May 1979 | | | | | أ | |--|---|---|-----|-----| | | | | | | | | | | | | | | , | | | | | | | | | | | | | | | | | | | | | ر | | | | | | | | | | | ٠ | | | | | | | | | | | | | | | | | | | | | | | | , ) | كمر | | | | | | | | | | ļ | | | # CONTENTS | Section | 1 | GENERAL INFORMATION | |---------|---------------------------------|------------------------------------------------------------------------------| | | 1.2 | Introduction | | Section | 2 | INSTALLATION | | | | Initial Unpacking and Inspection2-1 Power and Signal Connections2-1 | | Section | 3 | PRINCIPLES OF OPERATION | | | 3.2<br>3.3<br>3.4 | Processor Module | | Section | 4 | OPERATION | | | 4.2<br>4.2<br>4.2<br>4.3<br>4.4 | Introduction | | Section | 5 | OPTIONS | | | | The Peripheral Interface Board5-1 The Auxiliary Serial/Parallel I/O Board5-1 | | Section | ь | TECHNICAL DESCRIPTION | |---------|-------------------------------------------------------------------------------|-------------------------| | | 6.2.6.3<br>6.4.6.5<br>6.6.6.6.6.7<br>6.7.6.7.6.7.6.7.6.8.6.8.6.8.6.8.6.8.6.8. | Introduction | | Section | 7.1 | THE EMULATOR Emulator | | | 7.2 | Z-80A CPU Emulator7-2 | | Section | _ | THE USER POD | | | 8.1 | User POD8-1 | | Section | 9 | THE USER POD CONTROLLER | | | 9.2<br>9.3<br>9.4<br>9.5<br>9.6<br>9.7 | User POD | # APPENDICES | APPENDIX A | PORT ASS | IGNMENTS | • • • • • • • • • | • • • • • • • • | A-1 | |------------|----------|--------------|-------------------|-----------------|-----| | APPENDIX B | ZDS-1/40 | CONFIGURATIO | ON | • • • • • • • • | B-1 | | APPENDIX C | BACKPLAN | E DEFINITION | FOR ZDS-1 | 1/40 | C-1 | | APPENDIX D | PINOUT C | HARTS | • • • • • • • • • | • • • • • • • • | D-1 | | APPENDIX E | LOGIC DI | AGRAMS | | | E-1 | | | | • | Ì | |--|---|---|---| | | | | | | | | | | | | | | | | | | | | | | | | | | | I | | | #### SECTION 1 #### GENERAL INFORMATION ### 1.1 Introduction This manual describes the Z-80 Development System from the hardware point of view. It is intended to be used as a tool for the engineer/programmer to design systems based on Z-80 hardware and software. In particular, the user is guided in the debug of his prototype hardware and software. Although reference is frequently made to Development System Software, the main descriptions and operating instructions are contained in the following documents: - RIO OS User Manual - RIO Relocating Assembler and Linker User Manual - RIO Text Editor User Manual - ZDS-1/40, ZDS-1/25 PROM User Manual - Zilog Analyzer Program (ZAP) Software Manual This manual describes the basic operation and basic components of the ZDS-1/40 Development System. # 1.2 Z-80 Development System Description The Z-80 Development System is a computer system designed to support all activities associated with the creation of microprocessor hardware and software. The system includes two floppy disks with a sophisticated file maintenance system. With this capability, the user can quickly retrieve, manipulate, and store large files of data to minimize software development time. The system also includes an advanced real time debug module that connects directly to the user's system, thus, providing a simultaneous hardware and software debug capability. A block diagram of the ZDS-1/40 is shown in Figure 1-1. Figure 1-1. ZDS-1/40 Block Diagram \_ The specific features of the Development System include: - Z-80 CPU with 4K bytes dedicated RAM/ROM - RS-232 or current-loop serial interface - 60K bytes of general-purpose read/write memory - Programmable hardware breakpoint module - Programmable real time event storage module - In-circuit emulation module to connect system to user's equipment - 2 floppy disk drives and controller - Full software including: - ROM-based I/O handler and command interpreter - Disk-based debug package - RIO operating system - Editor - Assembler and Linker The ZDS-1/40 uses a Z-80 2.5 MHz CPU to accommodate the system's operation in the monitor mode and a special Z-80A 4 MHz CPU in the emulator to accommodate in-circuit emulation in the user's system. In the Program Development mode, the system performs as a stand-alone program development tool, allowing software programs to be entered into RAM, edited, assembled, filed on disk for future use, and loaded for execution. This entire process is performed through simple commands from the user's terminal. In the Hardware/Software Debug mode(ZAP), the system memory and peripheral elements are available to the user's own system. The system peripherals use I/O port number EOH through FFH. These port numbers are reserved for the system in monitor mode. In user mode, a RAM resident user's program is executed in real time and all I/O ports may be in the User System. The use of Ram for the program eliminates costly and time-consuming PROM programming in the early phases of software development. A major feature of the ZDS-1/40 Development System is its powerful debug module. This module allows ZDS-1/40 emulation system bus transactions that are designated pertinent by the user to be stored in real time into an independent memory. The user can also specify that any type of system transaction can suspend user operation and cause the system to re-enter the monitor mode. The complete record of all transactions preceding this suspension that was recorded in the independent memory can then be conveniently displayed on the system terminal. This ability to freeze real time event sequences and then to review selected events in detail, permits the user to accomplish product design and hardware/software debugging in the shortest possible time. Without this feature, it is extremely difficult to find errors in programs or hardware where the user cannot single step through a program due to real time I/O restrictions. # 1.3 Note To The Design Engineer Although the ZDS-1/40 represents the state-of-the-art in development systems, there are certain characteristics and restrictions associated with its use that must be considered by design engineers. These considerations are summarized in this section of the manual so that they might serve as a convenient reference when planning design procedures. First, the Z-80 CPU Emulator possesses the characteristics of the Z-80 CPU Chip, with the following exceptions: - 1) maximum high-level preload is 10 microamps. - 2) maximum low-level preload is 200 microamps. - 3) maximum cable preload capacitance is 30 picofarads. - 4) maximum low output voltage is 0.51 volts. Second, because of the MOS interface and the emulator hybrid concept used in the ZDS-1/40, certain lines to the emulator must be controlled: - 1) BUSRQ Bus request - 2) NMI Non-maskable Interrupt Request - 3) INT Maskable Interrupt Request - 4) MQR Memory Request - 5) WR Write - 6) CLK Clock Input Signal This approach allows the development system to communicate with the emulator without disturbing the user's system. This approach is also required to provide memory mapping features. ł The WAIT line from the emulator is not controlled, but is OR'd with the WAIT line from the development system. In addition, there is a control switch associated with the +5 Vdc supply. The BUSRQ, NMI, and INT lines are controlled by the system so that the development system software, the Zilog Analyzer Program (ZAP), may communicate with the emulator without disruption. These lines are enabled or disabled simultaneously when the software communicates with the emulator. They are disabled by ZAP on initialization, and must be enabled by a command from the system console. These lines may be disabled by the ZAP command when the prototype device is being debugged. The MQR and WR lines are controlled for memory mapping. The reason is to allow the development system to always see the MQR and WR signals from the emulator, but only to allow the user's system to see them when the map defines memory to exist in the user system at a specified address. These lines are also controlled to prevent spurious access to user memory during Monitor Mode operation, while still allowing refresh of user RAM. The WAIT line is a special line to the emulator, in that it may be activated from two different sources. Again, this approach is due to the memory mapping features of the system. This line may be activated from the user's system, or by the logic of the development system, when accessing memory that has been defined to exist in the development system. The development system presently pulls the WAIT line for one T-state for each access to development system memory at frequencies above 2.5 MHz. When accessing user memory, the access will occur without wait states unless the user's prototype device generates wait states. The WAIT line is also pulled by the development system during transitions between User and Monitor Modes. Because the user and system WAIT lines to the emulator are OR'd through a simple transistor gate rather than a TTL gate in the Z-80 CPU emulator, it is extremely important that the WAIT line is terminated properly by the user's system. This line should be pulled up with a resistance value greater than 4.7K ohms, and driven by a logic device with an open-collector output. The clock (PHI) line to the Z-80 CPU, as well as any other microprocessor, is one of the most critical signals. This signal should be generated using the logic circuitry described in the Zilog Application Note for the Z-80 Clock Driver, or with an equivalent circuit. The clock stablility and frequency should be examined under load, with the Z-80 CPU installed, before connecting the emulator and the prototype device. The Emulator PC board contains a switch that is used to select either an internal or external clock source for the emulator. When running on internal clock, the frequency will be 2.5 MHz. If the clock selected is internal, and the prototype device is also providing clock, the two will be tied directly together, making the emulator inoperative. In order for the emulator to operate when it is not supplied with +5 vdc from the user system, the development system power supply can be connected to the emulator CPU by means of a switch located next to the internal/external clock switch on the emulator PC board. If this switch is left in the internal, or development system, position when the user's prototype is also providing VCC, the two power supplies will be connected directly together, causing difficulties and possible damage to the equipment. When the emulator executes a HALT instruction, it behaves exactly like a Z-80 CPU. However, some users may use a HALT instruction as a wait loop to await an interrupt. If the user executes a HALT instruction and presses the MON button on the front panel, the development system will reset the emulator to exit the HALT state. This will have the following effects: - a) The reset will clear the PC, I, and R registers and disable interrupts. - b) The development system can recover the PC, but the I and R register contents will be lost. The most important design consideration in using the emulator is the fact that only the MRQ and WR lines are controlled by the development system. The RD line is not controlled because it cannot be controlled without controlling Ml. This is because a Z-80 PIO chip will reset itself when it sees an Ml without a RD or IORQ signal also present. Because RD is not controlled by the development system, the user must not use the RD signal alone to control bi-directional data bus drivers in the prototype device. The control logic for the drivers must use MRQ as one of the enabling terms. If it is not used, bus conflicts (contention) will occur, rendering the emulator inoperative. A recommended circuit for control of the user's data bus is shown in Figure 1-2. i Figure 1-2 Bus Driver Control Circuit This circuit allows the emulator to control the bus drivers using MRQ. It also allows the bus to function properly for input instructions and for interrupt acknowledge cycles. Using this scheme, the user's data bus is turned away from the emulator Z-80 CPU unless a MRQ+RD (memory read), IORQ+RD (port read), or IORQ+Ml (interrupt acknowledge) occurs. The MRQ line is controlled to facilitate transitions between Idle Mode when the emulator is not running a program and Run Mode when the emulator is running a program. When the system is in Idle Mode, user dynamic RAM refresh is maintained by causing the emulator to continuously execute a jump relative minus 2 instruction. This step keeps the emulator Z-80 CPU in a tight loop with constant fetch cycles (known as idling). During the refresh interval of each fetch cycle, MRQ is enabled and refresh occurs in a normal manner. In Run Mode, the emulator runs in the usual manner. When a transition is made from Idle to Run, the first fetch from user memory occurs in a cycle in which MRQ is delayed until after the rising edge of T2 by the state machine in the user pod, which controls the operating mode. Two wait states are then forced by the state machine to ensure that the user memory access has sufficient time to occur. The prototype device may create additional wait states in the usual way. When a transition is made from Run to Idle, a final fetch from the prototype device memory will be attempted, but the MRQ line will be disconnected from the user bus after the leading edge of T3, and the cycle will be prolonged by three wait states. This allows the emulator Z-80 CPU to actually read the jump relative instruction minus 2 instruction referred to above. The user WAIT line can cause additional wait states to be added to this cycle. | | | ) | |--|--|---| ### SECTION 2 ### INSTALLATION # 2.1 Initial Unpacking and Inspection Inspect the product for shipping damage as soon as it is unpacked. Check for any physical damage that may be attributed to abuse and handling during shipment. If the product is damaged in any way, notify the carrier and Zilog immediately. # 2.2 Power and Signal Connections Inspect the power connector area on the rear panel of the two chassis units. Next to the power connector is a small switch imprinted with either "120" or "230" to indicate the AC line voltage for which the unit is configured. In the unlikely event that this figure disagrees with the user site voltage, the power supply can be reconfigured by simply moving the switch element until the proper voltage figure is visible. Verify that the main AC power-on switch is in the OFF position. The power switch for the ZDS-1/40 system is located on the rear panel. Now connect the AC power cords to the source and rear panel jacks. The terminal for user communication with the Development System must now be connected. Such a terminal can be purchased as an option from Zilog, however, any standard teletype with a 20mA interface or CRT terminal with an RS-232 interface may be used. Connect the terminal's interconnect cable, supplied with the terminal, to connector J106 on the rear of the microcomputer chassis. #### \*\*\* NOTE \*\*\* The J106 connector on the rear of the microcomputer chassis, used for terminal interface, is shipped with pins 5, 6, and 8 permanently wired high. According to standard RS-232 specifications, these pins are designated: Pin 5 - Clear to Send Pin 6 - Data Set Ready Pin 8 - Carrier Detect It is true, however, that some RS-232 interface terminals are not fully compatible with these specifications, i.e., the terminal interface might use pins 5, 6, or 8 for a function other than listed, and when connected to the system, the terminal may not function properly. If the user determines that the terminal interface does indeed have pin requirements other than those listed above for Pins 5, 6, and 8, the user must modify the cable to interconnect to the microcomputer by cutting the wires in the cable associated with these three pins. If such a change is necessary, the microcomputer's J106 pin assignments are listed below to make the change easier. | Pin No. | Signal Name | |----------|-------------------------------------| | 2 | RS-232 Data In | | 3 | RS-232 Data Out | | 7 | RS-232 Return | | 10 | TTY Data In | | 5,24,6,8 | TTY In Return (200 ohms to $+12$ ) | | 16 | TTY Data Out | | 17 | TTY Out Return (200 ohms to ground) | | 23,25 | GND 01 | | 20,21,22 | GND 02 | | 18,19 | GND 03 | | 14,15 | GND 04 | #### SECTION 3 ### PRINCIPLES OF OPERATION ### 3.1 Processor Module The processor module is a single card containing all elements necessary to function as a stand-alone computer. The card contains 3K bytes of PROM and 1K bytes of RAM in which reside the operating system, peripheral drivers and bootstrap loader. The peripheral driver routines can be accessed by the user. # 3.2 Real Time Debug Module The Z-80 Development System real time debugging capability enables the user to easily locate and correct any hardware or software design errors. With this disk-based module, the user monitors the operation of his software in real time and sets hardware breakpoints to stop the program on any data, address, or control bit pattern. Once stopped, the system returns to the monitor mode where the debug software allows the user to display the contents of any internal CPU register, or memory location, or to change any register or memory location prior to continuing the program from that point. The real time debug module consists of a real time storage board, breakpoint board, pod controller board, pod and emulator. The real time storage board contains a 256 by 32 storage array. This array stores up to 256 events. The 32 stored bits include: - 16-bit address bus - 8-bit data bus - 7-bit control bus The last bit is used as a marker to identify the first transaction that is stored when the user's program begins execution. The debug software package allows the user to specify the types of transactions that are to be stored in the memory. Any combination of the following transactions can be stored: - Memory Reads - Memory Writes - I/O Port Reads - I/O Port Writes After the system returns to the monitor, the contents of the storage array can be printed on the user's terminal in a concise form to readily show how the program arrived at the current point. The breakpoint card monitors the system bus and halts emulation if a user-specified transaction occurs. The user may specify that a break should occur on any combination of the following transactions: - Ml Fetch - Memory Read - Memory Write - I/O Port Read - I/O Port Write In addition, he may specify that the selected transaction have a specified 16-bit memory address or an 8-bit I/O port address and/or any specific bit pattern on the data bus. Thus, the user can specify complex events such as writing a "1" on bit 6 of I/O port number F6H. ### 3.3 System Memory Module The system uses standard 16K elements configured in 16K byte increments, with 64K bytes on a single system memory board. System memory is shared between the monitor mode and the user mode. In Program Development mode, programs are entered, edited, assembled and loaded directly into RAM for immediate execution without the additional cost and time delays associated with programming PROMs. In the Hardware/Software Debug mode, Development System Memory contains the RIO Operating System, the ZAP Operating System, and the PROM Operating System. The remaining RAM is available for mapping into the User System. Any combination of external ROM, RAM or PROM can be used in place of, or in combination with, the standard system RAM through the in-circuit emulation bus. # 3.4 Floppy Disk Controller Module This single circuit board interfaces two floppy disk drives for support of the Z-80 disk-based operating software and for user program storage. The utility for the control of the disk drives is embodied in system firmware located in PROM on the processor module. ### 3.5 User Pod Controller This card contains all elements necessary to interface the system bus to the special Emulator bus. In addition, a User Pod and hybrid emulator are provided to complete the systems interface. The User Pod contains all time critical emulator control logic and buffers. The hybrid emulator is a modified Z-80A. This interface includes: - 16-bit address bus - 8-bit data bus - All CPU control signals - System clock All lines provide TTL-compatible MOS signal levels for connection to any external User System. The switch on the emulator hybrid allows for the use of an external clock. | | · · | | ) | |--|-----|--|---| | | • | | | | | | | | #### SECTION 4 #### USER OPERATION ### 4.1 Introduction The user is directed to the manuals listed in Section 1.1 for a detailed description of the operation of the system software. ### 4.2 Front Panel Indicators and Switches There are four lighted button-type switches/indicators on the front panel of the microcomputer chassis. Each switch has a specific function related to a specified system operating mode. #### • WAIT Pressing the WAIT Button resets the entire system to the debug level by providing a power-on clear. At this time, a character "S" or a carriage return must be entered from the terminal in order to resume operation. Depressing the WAIT button removes the refresh signals to the internal dyanamic RAM so that any programs stored there may be destroyed. The lamp under this switch serves as an indicator that the computer is in a WAIT state. During normal system operation, the CPU enters the WAIT state during disk operations. The only other time that the CPU should enter the WAIT state is during hardware/software debug mode when the user's hardware forces a WAIT state. #### • USER The indicator light is on any time the systems is in the user mode; that is, when it is running a real-time user's program and it is not in the operating system, edit, assemble, or debug software environments. The USER button has been disabled so that the only way to start an emulation is through the debug software. #### MON This indicator is lit any time the system is in Monitor mode; that is, whenever it is in the operating system, edit, assemble, or debug software environments. The button switch can be pressed to take the system from the ZAP emulation to the ZAP monitor mode. The MON switch is disabled in all other environments. However, the ESC key on the console will stop operation and return to the operating system from any operation. ### 4.3 Rear Panel Switches The microcomputer chassis has three toggle switches and one BNC connector on the back panel. One switch is the main power-on switch for the microcomputer chassis. Two sense switches are provided but are not used by any standard software. The back panel on the microcomputer chassis has a standard 3-pronged AC power cable connector, and a BNC connector which allows the synchronization of an oscilloscope to a user selected system event. Refer to the pulse command described in the Z-80A CPU Emulator Software Manual for a description of oscilloscope synchronization. ### 4.4 External Cables A flat ribbon cable is provided to interface the dual floppy disk unit to the CPU unit. This cable is connected to J107 of the CPU unit. #### 4.5 Monitor Mode In Monitor mode, the operator can call for four operating system environments: Edit, Assemble, and Zap. Each of these environments has its own special command structure derived from the tasks it performs. Together, they comprise a very powerful and complete software and hardware development system that allows programs to be entered into memory, edited, assembled or compiled, filed on disk for future use, and loaded into memory for execution and emulation. The ZAP environment allows user programs to be loaded, executed, and quickly debugged. # 4.6 Zilog Analyser Program (ZAP) A major feature of the Z-80 Development System is its powerful debug capability. This capability allows selected emulator transactions to be stored into a special memory in real-time as the program is being executed by the emulator. The user can also specify that any type of system transaction, such as setting Bit 6 of Port 8BH, or reading from address 1C8H, can suspend execution of the user program and cause the system to re-enter the monitor mode. Then, a complete record of the last 256 bus transactions (which were recorded in a separate Real-Time Storage Module memory stack just prior to the suspension) can be conveniently displayed on the system terminal. This ability to store real-time event sequences and then to review selected events in detail permits the user to accomplish product design and hardware/software debugging in the shortest possible time. # 4.7 Memory Mapping A memory mapping function is provided that allows the user to define the specific nature of his memory address space. The 64K bytes of the user memory space is divided into 64 lK-byte blocks. Each block may be defined to exist in either the User System, the Development System, or to be non-existent. If a block is defined to be non-existent, then any access to that block causes a break in emulation. If a block is defined to exist in the Development System, then an address transformation may be specified. This address transformation allows a block of System memory to respond to an address other than the physical address assigned to that block. | Environment | Dynamic Memory Usage | |-------------|---------------------------------------| | | -Store user program | | Edit | -Edit software and file work space | | Assemble | -Assembler software | | ZAP | and work space<br>-User program to be | | 2111 | executed. RIO Operating | | | System, and ZAP Operating System | | OS | -Executive Commands | # 4.8 I/O Ports The Z-80 CPU can address up to 256 I/O ports. The following list shows how these ports are utilized in the basic ZDS-1/40. During an emulation, the mapping of I/O ports depends on the emulation clock that is selected. When user clock is selected, all ports exist only in the User System. When system clock is selected, all ports are in the development system. | ADDRESS | READ FUNCTION | WRITE FUNCTION | |---------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------| | OFFH | BAUD RATE DETECTION | NOT USED | | OFEH | STATUS PORT | NOT USED | | 0FDH | SOFTWARE SYSTEM RESET | SET USER MODE | | 0FCH | RTSM CONTROL PORT | | | OFBH | BRKPT CONTROL PORT | BRKPT CONTROL PORT | | 0FAH | BRKPT CONTROL PORT DISK CONTROL PORT A DISK CONTROL PORT B DISK DATA PORT SET MONITOR MODE NOT USED USART CONTROL PORT USART DATA PORT SYSTEM CTC C3 | DISK CONTROL PORT A | | 0 <b>F</b> 9H | DISK CONTROL PORT B | DISK CONTROL PORT B | | OF8H | DISK DATA PORT | DISK DATA PORT | | OF7H | SET MONITOR MODE | SET MONITOR MODE | | OF6H | NOT USED | NOT USED | | OF5H | USART CONTROL PORT | USART CONTROL PORT | | OF4H | USART DATA PORT | USART DATA PORT | | OF3H | SYSTEM CTC C3 | SYSTEM CTC C3 | | OF2H | SYSTEM CTC C2 - BAUD RATE | | | OF1H | SYSTEM CTC C1 - SER. CLK. | | | OFOH | SYSTEM CTC CO - DISK SECTOR | | | 0EFH | USER MEMORY MAP PORT | USER MEMORY MAP PORT | | OEEH | USER INTERFACE CONTROL PORT | USER INTERFACE CONTROL PORT | | 0EDH | NOT USED | NOT USED | | 0ECH | NOT USED | NOT USED | | 0EBH | USER INTF. BREAK GEN. | USER INTF. BREAK GEN. | | OEAH | USER INTF. WRITE PROT. ERR. | USER INTE. WRITE PROT. ERR. | | 0E9H | USER INTF. NO MEM. ERR. | USER INTF. NO MEM. ERR. | | 0E8H<br>0E7H | USER INTF. BAD CLOCK ERR.<br>USER INTF. CASCADED CTC C3 | USER INTF. BAD CLÓCK ERR. | | | | | | 036H<br>0E5H | USER INTF. CASCADED CTC C2<br>USER INTF. CASCADED CTC C1 | | | OE4H | USER INTF. CASCADED CTC CO | | | OE3H | NOT USED | NOT USED | | OE2H | NOT USED | NOT USED | | OE1H | NOT USED | NOT USED | | OEOH | NOT USED | NOT USED | | | | | #### SECTION 5 #### OPTIONS ### 5.1 The Peripheral Interface Board The Zilog peripheral interface board (PIB) is a general purpose I/O board for interface to devices that accept data in a parallel format. The PIB contains two Z-80 PIO's with supporting logic to provide 32 bi-directional I/O bits. The card also contains plated through holes for insertion of a Z-80 CTC to provide four counter/timers channels. The uncommitted PIO's and/or the user supplied CTC can be interfaced with the system daisy-chain priority interrupt structure. Unused space is provided with 16-pin dip locations (Vcc on pin 16, GND on pin 8) to allow additional logic at the user's discretion. The four-bit dip switch determines the ports' address locations while additional control logic directs port transactions with the CPU system data bus. The PIB can be configured for specific peripherals. The detailed logic description for each of the following configurations is provided separately. - Printer Interface - Paper tape reader/punch ### 5.2 The Auxiliary Serial/Parallel I/O Board The Z-80 auxiliary serial/parallel I/O (ZDS/ASPIO) board provides the development system with one additional programmable serial communications interface and one additional programmable parallel interface. The serial interface is implemented with an 8251 universal synchronous/asynchronous receiver/transmitter (USART) to provide a RS232-compatible output. The parallel interface consists of the Z-80 PIO, which has been configured as a printer interface. The USART is programmed by means of a control byte loaded by the Z-80 CPU. Controllable parameters include stop bits per character (1.0, 1.5, 2.0), bits per character (5-8), parity insertion/checking (odd, even, or none), and clocking of transmitted and received data at frequencies of 1, 16, or 64 times the data rates. The USART accepts data characters from the Z-80 in a parallel format and converts them into a continuous serial data stream for transmission. The USART can simultaneously receive serial data streams and convert them into parallel data characters for the Z-80. The Z-80 PIO provides a software programmable, two port parallel I/O device for standard hardware interface between peripheral devices and the Z-80A CPU. The PIO contains two independent 8-bit ports with full handshake control that can be configured by the CPU to operate in any of four major modes. In the output mode (Mode 0), data is written to the ports from the Z-80 and onto the port data bus. In the input mode (Mode 1), the peripheral device supplies data to the port. The bidirectional mode (Mode 2) allows one port (Port A) to be bidirectional using the handshake signals from both ports. The control mode (Mode 3) allows for direct bit set and reset capability. This mode also allows any bit in either port to be individually programmed to be either an input bit or an output bit. Vectored Interrupt communication with the CPU is included to facilitate data transfer. A unique feature of the PIO is that it can be programmed to interrupt the Z-80 CPU on the occurrence of specified status conditions in the peripheral device. One port has the ability to source a minimum of 1.5mA of current at 1.5 volts allowing Darlington transistors to be directly driven (for printer and high voltage displays, for example). The CTC provides a data rate clock for the USART with all the common communication baud rates between 50 and 9600 baud. Unused area on the card is filled with plated-through holes on .10 inch centers for insertion of wire-wrap sockets. ### SECTION 6 #### TECHNICAL DESCRIPTION ### 6.1 Introduction The following sections describe the standard boards in the ZDS-1/40 system. 6.2A Processor Module Introduction (Schematics, page E-43) (09-0099-03 only) The processor card contains a Z-80 CPU, Z-80 CTC and USART for console interface, plus 3K of PROM and 2K of static RAM for controlling the system environment. System PHI derives from a 19.6608 MHz quartz oscillator divided by eight. An additional 16.589 MHz oscillator is provided to the floppy disk controller for synchronous data separation. The CPU bus is fully buffered to support stand-alone system operation with full memory and I/O compliments. The relationship of these elements is represented in Figure 6.2-1, below. Figure 6.2-1. Processor Module Block Diagram The Z-80 CPU bus buffers are shown on Sheet One of the schematics. System PHI is generated by hybrid oscillator Al5. Counter Al9 produces the 2.46 MHz system clock as well as half PHI for baud rate timing. The discrete circuit oscillator is controlled by a 16.589 MHz crystal and is used by the floppy controller's synchronous data separator. Data bus buffers A35 and A36 interface the CPU to the system bus (backplane) and drive toward the CPU during M1 or Read cycles. Buffers A23 and A24 drive the system address bus. A30 drives outbound control signals such as M1, IORQ, RD, etc., while A32 receives inputs, e.g., INT, NMI, RESET, etc. Zilog clock driver A21 provides a MOS-compatible clock source for the LSI devices. Sheet Two depicts the address decoding assignments for the following: Prom Firmware F000H - FFFFH Dynamic Memory 0H - EFFFH System Ports F0H - FFH Adder Al6 always translates addresses from 00H to F000H so that ROM is always in low memory (0000H - 0BFFH). Gate Al7 generates the Page 15 address enable that allows access to PROM when user memory is mapped to system memory 0000H and when a system access is made to 0000H - 0BFFH. System I/O ports are decoded by the logic of A2 and A3. Sheet Three of the schematics details the PROM/RAM implementation and the bus control logic for A33, A34, A35 and A36 buffers. Chip selects for A9-All, Al and A2 occur when prom addresses are decoded by Sheet Two logic. These decoded addresses, along with I/O and interrupt requests from peripherals A2O and A8 (Sheet Four) cause bus drivers A35 and A36 to drive the system data bus toward the CPU. Automatic baud rate timing is acquired through tristate A18 and data bit D0. Sheet Four contains the peripherals found on the CPU-3 card. The console interface is implemented by way of USART A8 and CTC A20. Highest priority in the daisy chain, the CTC provides interrupt capability for the floppy disk interface and the USART status lines. Jumpers El and E2 allow receiver interrupts from the USART. Flip-flop A4 provides a square wave baud rate clock source to the USART. 6.2B Processor Module Introduction (Schematics, pages E-31 through 42) (09-0099-02 and -01 only) The processor card contains a Z-80 CPU, Z-80 CTC and USART for console interface, plus 3K of PROM and 2K of static RAM for controlling the system environment. System PHI is derived from a 19.6608 MHz quartz oscillator divided by eight. An additional 16.589 MHz oscillator is provided to the floppy disk controller for synchronous data separation. The CPU bus is fully buffer to support stand alone system operation with full memory and I/O compliments. The relationship of these elements is represented in Figure 6.2-1, above. The Z-80 CPU bus buffers are shown on Sheet One of the schematics. System PHI is generated by hybrid oscillator A29. Counter A22 produces the 2.46 MHz system clock as well as half PHI for baud rate timing. The discrete circuit oscillator is controlled by a 16.589 MHz crystal and is used by the floppy controller's synchronous data separator. Data bus buffer A31 interfaces the CPU to the system bus (backplane) and drives toward the CPU during M1 or read cycles. Buffers A26 and A23 drive the system address bus. A32 drives outbound control signals such as M1, IORQ, RD, etc., while A27 receives user provided inputs (e.g., INT, NMI, RESET, etc.). Zilog clock driver A25 provides a MOS compatible clock source for the LSI devices. Sheet Two of the schematics detail the PROM/RAM implementation and the bus control logic for both A31 and A16 buffers. Chip selects for A17-A19, A13 and A14 occur when prom addresses are decoded by Sheet Three logic. These decoded addresses, along with I/O and interrupt requests from peripherals A20 and A21 (Sheet Four) cause bus driver A16 to drive the system data bus toward the CPU. Automatic baud rate timing is acquired through tristate A28 and data bit D0. Sheet Three depicts the address decoding assignments for the following: Prom Firmware F000H - FFFFH Dynamic Memory OH - EFFFH System Ports F0H - FFH Adder A34 always translates addresses from 00H to F000H so that ROM is always in low memory (0000H - 0BFFH). Gates A7 and All generate the page 15 address enable which allows access to PROM when user memory is mapped to system memory 0000H and when a system access is made to 0000H - OBFFH. System I/O ports are decoded by the logic of A2 and A3. Sheet Four contains the peripherals found on the CPU-2 card. The console interface is implemented by way of USART A21 and CTC A20. Highest priority in the daisy chain, the CTC provides interrupt capability for the floppy disk interface and the USART status lines. Jumpers El and E2 allow receiver interrupts from the USART. Flip-flop A8 provides a square wave baud rate clock source to the USART. # 6.2.1 Reset Logic A power-on clear sequence, or depressing the WAIT button on the front panel will reset the entire system to the Debug level, at which time an "S" character or a carriage return must be entered from the terminal to re-establish "handshake" with the system. # 6.3 Hardware Breakpoint Module (Schematics, page E-59) A block diagram of this module is shown in Figure 6.3-1. The type of transaction selected for the breakpoint, the specific address, and data mask are programmed through the ZAP software as the user issues terminal commands. The breakpoint module is addressed at CPU I/O Port FBH. The logic is designed so that successive writes to Port FBH will load all these program arguments via the system data bus into an internal data bus and then into various registers on this module according to the following sequence: 1st write: Load type of transaction (mode). 2nd write: Load data argument register. 3rd write: Load lower 8 bits of address argument. 4th write: (If memory transaction) Load upper eight bits of address argument. 5th write: Load data bus mask argument, if specified. On Sheet 4 of the schematics, devices A7 and A14 make up the cycle counter that controls this loading sequence. A7 is a module 8 binary counter which increments on each cycle of its clock input. The clock input is, according to the logic on Sheet 3, merely an I/O port write request to Port FBH. As A7 increments, the five outputs of A14 go true successively to load the sequence of registers indicated above. All data loaded into these registers is buffered by A29 and A30 on Sheet 1. Then, in sequence: - 1. One of five possible Control Bus Transactions is clocked into A21 on Sheet 3. - 2. An 8-bit data word is clocked into A22 and A23 on Sheet 1. - 3. The lower 8 address bits are clocked into A19 and A20 on Sheet 2. - 4. The upper 8 address bits are clocked into Al7 and Al8 on Sheet 2. - 5. The data mask register contents are clocked into Al and A2 on Sheet 5. Figure 6.3-1. Hardware Breakpoint Module Thus, when program execution begins under emulation, the contents of these registers are compared with the current states of the system address, data and status/control busses, and true compares will generate breakpoint and scope sync output signals on Sheet 4. Figure 6.3-2. Real-Time Storage Module # 6.4 Real-Time Storage Module (RTSM2) (Schematics, page E-67) The general layout of this card is shown in Figure 6.3-2. Sheet 2 of the schematics contains 2101-1 RAMs for the push-down stack. The 16 address bits are stored after they are clocked through latches A30, A31 and A32. A19 and A17 on Sheet 2 store the 8 data bits via latches A27 and A25, while A18 and A20 on the same sheet store the control and status bits, respectively. Register A9 on Sheet 1 will be loaded with selected bits to indicate which type(s) of transactions will be stored, and the AND gate A3 will pass a WRITE DATA signal to the RAMs any time such a transaction is detected on the system control bus. Sheet 1 contains the counter that generates the addresses for the 256-word stack. After the breakpoint is reached and the system returns to the debug environment, the contents of the stack can be read out for printing via buffers A28 and A29 on Sheet 1. # 6.5 Monitor Module (Schematics, page E-19) This board performs several independent functions which will be detailed. Sheet 2 of the monitor schematics contains the circuitry to interface both TTY or RS232 terminals to the serial TTL I/O data streams generated and received by the CPU module. (Schematics, page 152) On Sheet 2 of the monitor schematics, A30, A31, and A32 comprise I/O port decoders, which turn an address on the lower 8 bits of the address bus into enables for various I/O device control or data functions. Sheet 1 contains the lamp drivers for the four front panel lamps. Also, a buffer (A25) is enabled whenever an I/O read is performed to Port FEH. This will drive the following "System Status" information onto the system data bus: the state of the MON and USER front panel switches (via debounce latches), the state of the two rear panel sense switches, and the BREAK STATUS signal from the breakpoint module. At the bottom of Sheet 1 is logic to turn breakpoint signals from any sort of change of mode into proper timing signals for the POD CONTROLLER. # 6.6 64K Memory Module (Schematics, page E-25) The Z-80 Development System contains one memory module consisting of 64K bytes. ### 6.6.1 System Memory Organization The memory is partitioned into sixteen 4K byte pages. Page 0 begins at address 0000H, page 1 at 1000H, etc. (See Figure 6.6.1-1.) Page 0 consists of the 4K bytes of system firmware. Figure 6.6.1-1. System Memory Organization #### Sheet 2 contains bi-directional data buffers, with each bit divided into a Data In and a Data Out line on the storage array side of the buffer, to effect the required division of these two signals on the memory chip itself. The other side of the buffers connects to the system data bus. Sheet 2 also depicts multiplexers used to split the 14 address bits into two 7-bit segments, in accordance with the requirements of the 16-pin 16K memory chips. Sheet I contains the 60K strapping options. The discussion to follow will assume that the board is wired for 60K capacity. This sheet contains the logic for generating the RAS (Row Address Strobe) and CAS (Column Address Strobe) signals. At the memory chip, the RAS signal latches in the seven least significant address bits from the multiplexer on Sheet 2; then, after sufficient delay to change the select on this multiplexer, the seven most significant address bits are latched into the memory chip by CAS. There are four different RAS signals to select a different group of memory chips for each of the four PS (Page Select) signals. These PS signals are generated on the processor module from card select (CD) signals, and only one of the four will be true for any particular memory request. The PS signal is buffered by multiplexer All, and will be passed through Al and A2 when MRQ (Memory Request) timing signal is true. The resulting signal is one of four possible RAS signals. In a Memory Refresh operation, all four RAS signals will be enabled. The buffer A5 on the lower right causes a delay that allows the RAS to latch the first seven address bits; later, a control signal changes the select on the address multiplexer. After further delay, CAS is generated to latch the most significant address bits. Sheet 3 contains the memory array, organized 4 $\times$ 8, to correspond to the four different RAS (page select) signals and to the eight bits per data word. # 6.7 Floppy Disk Controller (Schematics, page E-49) The Z-80 Development System utilizes a dual Shugart 801 floppy disk drive for bulk storage of data and operating programs. The controller is designed to use 32 sectors (records) per track and 77 tracks per disk. It provides all control functions for two disk drives. The controller's operations are facilitated by the fast interrupt response of the CPU, the programmable timing features of the CTC module, and the Z-80 I/O block transfer capability. #### 6.7.1 Data Format All formatting of the data on the disk is accomplished under the control of the CPU. Figure 6.7.1-1 represents the formatting structure: 16 bytes of all zeros for the preamble; one byte for sector address with the first bit being a start bit; one byte for the track address; then 128 bytes of data; 4 bytes of linkage (forward/backward) for file maintenance; 2 bytes of CRC; and then a postamble of all zeros. #### 6.7.2 Sector Recording Format In this format, the user may record up to 32 sectors (records) per track. Each track is started by a physical index pulse, and each sector is started by a physical sector pulse. This type of recording is called hard sectoring. ## 6.7.3 Tracks The Shugart drive is capable of recording up to 77 tracks of data. The tracks are numbered 0-76. Each track is made available to the read/write head by accessing the head with a stepper motor and carriage assembly. | Basic Track Characteristics | Unformatted | Formatted | |--------------------------------------------------------------------|--------------------------------------|-----------| | Number bits/track<br>Index pulse width<br>Index/sector pulse width | 41,300 bits<br>1.7+/5 ms<br>.4+/2 ms | 32,768 | Figure 6.7.1-1 DISK FORMAT Figure 6.7.4-1. Floppy Disk Controller # 6.7.4 Controller Functional Description Zilog's simple controller, which interfaces the disk drives, is diagrammed in Figure 6.7.4-1. The controller enables the user to store or retrieve information from any one of the disk drives under its control. Under Z-80 CPU control, it positions the head carriage assembly at the desired track; locates the field of interest; and either writes or reads. Read/Write transfer of data takes place through the Z-80 CPU I/O channel. The controller's basic functions are read data separation, write data assembly, and parallel/serial data conversion. 1. ERROR CONTROL: The controller includes a CRC generator and checker to insure that all data has been properly recorded and retrieved from the disk. During a write data assembly, a 16-bit CRC is appended by the controller as the last two bytes of data. During Read operations a hardware check on the 16-bit CRC code is performed and the result is monitored by the CPU. Every sector of disk data contains its own sector and track address. The CPU checks this address after every Read operation to insure that it was correct. CONTROL AND STATUS: The status register permits the controller to advise the CPU of the condition of the disk via Port F9H by monitoring Ready, Index, Track 0, and CRC check. Port F8H is used to control the desired disk through the select, step, and direction lines. - 3. WRITE DATA: Write Data is latched from the CPU into the parallel-to-serial shift register and shifted out to the CRC generator and on to the data encoder where it is gated with the 2-phase clock signal, at the rate of one clock time per bit cell. - 4. READ DATA: The combined Read Data and Read Clock are gated into the data separator with the 8-phase clock. The data is separated from the clock and fed into the start bit detector to sense the end of all zero preamble. Upon detection of the first bit in the sector address byte, the data is fed into the serial-to-parallel register and out to the CPU data bus. - 5. WAIT: In order to match the disk transfer rate and the CPU software transfer rate, it is necessary to slow down the instruction execution time of the processor through the use of the WAIT line. The WAIT control logic performs this function. # 6.7.5 Recording Format The format of the data recorded on the diskette is totally a function of the system resident firmware. Data is recorded on the diskette using frequency modulation as the recording mode; i.e., each data bit recorded on the diskette has an associated clock bit recorded with it. This is referred to as FM. Data written on and read back from the diskette takes the form shown in Figure 6.7.5-1. The binary data pattern shown represents a 101. Figure 6.7.5-1. Data Pattern - a. BIT CELL As shown in Figure 6.7.5-1, the clock bits and data bits (if present) are interleaved. By definition, a bit cell is the period between the leading edge of one clock bit and the leading edge of the next clock bit. - b. BYTE A byte, when referring to serial data (being written onto or read from the disk drive) is defined as 8 consecutive bit cells. The most significant bit cell is defined as bit cell 0, and the least significant bit cell is defined as bit cell 7. When reference is made to a specific data bit (i.e., data bit 3), it is with respect to the corresponding bit cell (bit cell 3). During a write operation, bit cell 0 of each byte, is transferred to the disk drive first with bit cell 7 being transferred last. Correspondingly, the most significant byte of data is transferred to the disk first, and the least significant byte is transferred last. When data is read back from the drive, bit cell 0 of each byte will be transferred first with bit cell 7 last. As with writing, the most significant byte will be transferred first from the drive to the user. Figure 6.7.5-2 illustrates the relationship of the bits within a byte, and Figure 6.7.5-3 illustrates the relationship of the bytes for read and write data. Figure 6.7.5~2. Bits Within a Byte Figure 6.7.5-3. Data Byte Relationships 6.8 Z-80A CPU Emulator Sub-System (Schematics, pages E-1, E-7, E-15, E-17) The purpose of the Development System Z-80A CPU Emulator is to permit real-time analysis and debugging of hardware and software systems. This tool presents the user with a minimum number of restrictions while providing him with a maximum number of capabilities. ## 6.8.1 Introduction The Z-80A CPU emulator module for the Development System consists of three sub-assemblies: the User Pod Controller, the User Pod, and the Emulator. The User Pod Controller is housed in the Development System and provides an interface between the User Pod/Emulator and the Development System. Pod is an integral part of the six-foot user cable and contains all time critical Emulator control logic and buffers to interface the Emulator to the user cable. The Emulator is a special version of the Z-80A CPU that replaces the Z-80 CPU or Z-80A CPU in the User System. It should be noted that only CPU activity, which is performed by the Emulator, is tested for break conditions and is stored in the real time storage The entire system is shown in Figure 6.8.1-1 while block diagrams of the User Pod and User Pod Controller are shown in Figures 6.8.1-2 and 6.8.1-3. The major features of the system are: - The system is capable of real-time debug of systems with a CPU clock rate up to 4MHz. - 2) The only deviations from an actual CPU are an additional 200 microampere, 30 picofarad load and a maximum low level output voltage of 0.51 volts. - Disk-based debug software that allows the user complete visibility into the operation of the hardware/software system. - 4) Uses real time storage module to record the data bus, address bus, and control bus status during the most recent 256 bus transactions. - 5) Uses breakpoint module to monitor and test for user specified condition on the data bus, address bus, and control bus. - 6) Memory mapping and protection in blocks of 1024 bytes. - 7) Hardware check of user clock integrity. - 8) User system dynamic RAM refresh is maintained while emulation is halted. # 6.8.2 Capabilities The Z-80A Emulator module is designed to allow the user to set and display any memory location in user memory space, set and display any I/O port in the user I/O space, or set and dsplay the current status of the Emulator. A memory mapping function is provided that allows the user to define the specific nature of his memory address space. 64K bytes of the user memory space are divided into 64 lK-byte blocks. Each block may be defined to exist in either the User System, the Development System, or to be non-existent. If a block is defined to be non-existent, any access to that block causes a break in emulation. If a block is defined to exist in the Development System, then an address transformation may be specified. This address transformation allows a block of Development System memory to respond to an address other than the physical address assigned to that block. As an example, assume that the memory block in the user space defined by the range FCOOH to FFFFH is mapped into the Development System memory block 1000H to 13FFH. When the User System accesses memory at address FC20H, the Development System memory at 1020H will respond. This memory mapping function also allows any 1K block to be write-protected. When a block is write-protected, all writes to that block are inhibited. In addition, the user may specify that a break be generated when a write is attempted on a protected block. A map specified for an emulation applies to all memory accesses made during that emulation regardless of what generates the memory access This means that the map is used by all devices in request. the User System that access user memory; DMAs, other CPUs, and the emulator, provide that the user system design responds properly and buffers are bi-directional. The user may select to run on either the internal (system) clock (2.5MHz) or an external (user) clock. The clock signal is monitored and a break is generated if the clock fails to meet minimum frequency specifications (250KHz). The addressing of the user I/O space is determined by the clock and the system mode that has been selected as described in Figure 6.8.2-1. The purpose of allowing the emulator module to operate with the Development System clock is to insure that software programs can be debugged using the real time storage module and breakpoint module. ZBOA CPU EMULATOR MODULE DIAGRAM POD BLOF DIAGRAM FIGURE 6.8.1-3 USER POD CONTROLLER BLOCK DIAGRAM | . MONITOR MODE | • • • • • | USER MODE | • | • • • • • • • | • | |---------------------------------------------------|-----------|---------------------------|---|-----------------|-----| | | | • | | SYSTEM<br>CLOCK | • | | . All I/O in<br>. User System<br>. except EE & EF | • | All I/O in<br>User System | | USER<br>CLOCK | • • | | | • • • • • | | | | • • | Figure 6.8.2-1. ## 6.8.3 Architecture The Z-80A CPU Emulator module described in this document is designed to replace Zilog's original user interface, in those applications requiring 4MHz emulation. This new Emulator module contains an emulator to emulate either a Z-80A CPU or a Z-80 CPU in the User System. The Emulator appears to the User System as a Z-80A CPU with a 200 microampere load, 30 picofarads additional input capacitance and an increased maximum oputput low voltage. (Maximum Vol = 0.51 volts.Maximum high level load = 20 microampere. Maximum low level load = 200 microampere.) The only CPU allowed to access the user memory or I/O space is the emulator. While few changes were required on the breakpoint module and the real time storage module, the modules have been removed from the Development System bus and placed on a special bus driven by the User Pod Controller. Because the pinout of the User Pod Controller is completely different from the user interface, the entire Jl connecter has been re-wired. In addition, the monitor module has been modified so that the MON button generates a manual break for the debug software. The User button has been disabled so that the only way to start an emulation is through the debug software. #### 6.8.4 Restrictions The User System must not prevent the Development System memory from being refreshed. As an example, the User System may not perform an extended DMA operation that does not generate memory request and refresh. This restriction can be eliminated by replacing the standard Development System dynamic RAM with an optional static RAM memory module. When a portion of the user memory space is mapped into the Development System, some WAIT states may be inserted to insure that data reaches the emulator. This means that emulation may not be in real-time if memory is mapped into the Development System. Since the duration of the WAIT state is determined only by the emulator module delay and the Development System memory access speed, no WAIT state is required by user hardware operating with low frequency CPU clocks while several WAIT states are required by user hardware operating with high frequency CPU clocks. The number of wait states will be minimized with the use of the optional high speed static RAM board. The emulator module is designed not to restrict the maximum frequency of the user's CPU clock, but the real time storage module (RTSM) and the breakpoint module will only operate up to 4MHz. The Emulator module makes one restriction on the User System design. When memory is to be mapped into the Development System, then the User System memory and data bus buffers must remain inactive when Memory Request is inactive. The Emulator will not issue a MRQ- to the user system when Development System memory is accessed. In addition a special signal, called System Memory Access, is provided to the user to disable his memory and data bus buffers. It should be noted that system level emulations are performed to display, and set memory, or, to display and set registers. When these emulations are run, a portion of Development System memory is automatically mapped into the User Memory space; therefore, ZAP will not run properly if this design restriction is violated. #### 6.9 Hardware Overview The Z-80A Emulator Module for the Z-80 Development System consists of three sub-assemblies: the User Pod Controller, the User Pod, and the Emulator. The User Pod Controller contains the control and interface electronics necessary to interface the Z-80 Development System to the User Pod. The User Pod contains the cable buffer-drivers and time critical electronics required to interface to the emulator. The emulator is a special Z-80A CPU which replaces the Z-80 CPU or Z-80A CPU in the system under development. The Z-80A Emulator Module is shown in Figure 6.9-1. This configuration allows in-circuit emulation of the microprocessor in all systems developed around the Z-80 and Z-80A families of microprocessor and support devices. The following signal naming convention has been used through out this document. All signal names are written in upper case letters and match the names used on the logic diagrams. Negative true (active low) signals are indicated by appending a minus sign to the end of the name. For example, CPU AB 0 is a positive true (active high) signal derived from address bus bit 0 of a CPU. A logic 1 is represented by a voltage greater than 2.4 volts. Similarly, CPU RD- is a negative true (active low) signal derived from the read line of a CPU. A logic 1 is represented by a voltage less than 0.8 volts. Figure 6.9-1. User Pod, Pod Controller and Emulator Relationships #### SECTION 7 #### THE EMULATOR ## 7.1 EMULATOR (Schematics, page E-15) The emulator supplied with the Z-80A CPU Emulation Module may be configured to operator in three modes: Software System, Hardware System-User Clock, and Hardware System-System Clock. The Software System emulator obtains power and clock from the Development System and is not intended to be inserted into a User System. The Hardware System-User Clock emulator obtains power and clock from the User System and is intended to replace the Z-80 CPU or Z-80A CPU in the User System. Hardware System-System Clock emulator obtains power from the User System and clock from the Development System and is also intended to replace the CPU in the User System. While Hardware System-System Clock emulator makes the selected clock available to the User System on the clock pin of the emulator (Pin 6), it is provided only for the early phases of system debug when clock loading is light. It must be remembered that the clock that is selected by the emulator determines what I/O ports are available to the system being developed. System Clock is selected, all I/O ports exist in the Development System and ports EO hex through FF hex are used by the Development System. When user clock is selected all ports are located in the User System. | . MONITOR MODE | • | USER MODE | • | • • • • • • • | •• | |---------------------------------------------------|---|-----------------------------|---|-----------------|----| | . All I/O in DS . E0-FF used | • | All I/O in DS<br>E0-FF used | | System<br>CLOCK | • | | . All I/O in<br>. User System<br>. except EE & EF | • | All I/O in<br>User System | | USER<br>CLOCK | • | The emulator consists of a Z-80A CPU emulator and a shielded interface cable. The Z-80A CPU emulator is a special version of a Z-80A CPU with the following characteristics: - Program execution can be stopped at any time. - 2) Dynamic RAM is always refreshed. - 3) The CPU can execute from either "User Memory" or "System Memory". - 4) When stopped, the status of all registers can be determined. - 5) Timing characteristics identical to a Z-80A CPU. - 6) AC/DC characteristics identical to a Z-80A CPU with the following maximum variations on all pins: 20 microampere high-level preload 200 microampere low level preload 30 picofarad capacitive preload 0.51 volts output low voltage # 7.2 Z-80A CPU EMULATOR (Schematic, Page E-17) This schematic shows the logic contained in the hybrid Z-80A CPU emulator. This hybrid is a Z-80A CPU with externally controlled MOS-FET switches to permit the control of BUSRQ-, INT-, NMI-, MRQ-, and WR-. Since it is necessary to shut off MRQ- and WR- when they are active, an active pull-up has been added. The three transistors in the WAIT- path form an OR gate that combines the USER WAIT- and the SWITCH WAIT-generated by the system. #### SECTION 8 #### THE USER POD # 8.1 USER POD (Schematics, page E-7) The primary purpose of the User Pod is to provide buffers that isolate the six-foot user cable from the Emulator. In addition, the User Pod contains the logic that maps memory and the logic that stops the Emulator. Hysteresis buffers (74LS240-74LS244) have been used for both drivers and receivers to maximize noise immunity and minimize loading and power dissipation. All cable drivers use series terminations to further reduce power dissipation. These drivers and receivers are shown on Sheets 1 through 5 of the User Pod logic diagram. Three state buffers (74LS125 - shown on Sheet 3) permit the Development System or User Pod Controller to generate WAIT-, BUSRQ-, RESET-, and NMI for the User System. The clock driver (A25) used to supply the Emulator with system clock is also shown on Sheet 3. The Emulator is stopped by forcing it to execute a jump relative instruction with an offset of -2 (18 hex, FE hex). This instruction keeps the program counter of the Emulator from being advanced while keeping the dynamic memory of the User System refreshed. This instruction sequence is generated by the read-only memory (7603) at location Al, shown on Sheet 1, when the Emulator module is idle. During this time, the control logic at the top of Sheet 5 and on Sheet 6 drives WR ENA and MRQ ENA to the inactive state (low). control signals cause the Emulator to stop issuing MRQ- and WR- to the User System, thus disabling all read and write operations on the User Memory. In the event that the memory of the User System would respond without these signals, a SYS MEM ACCESS signal is made active (high) and available on the Emulator so that the User Memory may be disabled when the Emulator is idle or accessing memory mapped into the Development System. The Emulator always issues MRQ- during the refresh portion of the Ml cycles. The exact nature of the User Memory space is stored in a static random access memory located at A7 (shown on Sheet 4). When this memory map is read or written, it is accessed through port OEFH. The 64 bytes of storage in the RAM are treated as 64 registers within the single I/O port. The address lines for this RAM are multiplexed between the Emulator trace address lines and the map address lines supplied by the User Pod Controller. The state of this multiplexer is controlled by the MAP SEL bit of the control port (bit 1, port OEEH) located on the User Pod Controller. For proper operation of the mapping logic, the MAP SEL bit must be reset (0) when the Emulator is running an emulation. During an emulation, the six high order address bits are used to access the map RAM, thus permitting each 1024-byte block of user memory to be given one of the attributes listed below. - Nonexistent: no access is permitted; a break is generated if access is attempted. - NOTE: The instruction involving the access is completed before the break is generated; therefore, an invalid instruction may be executed. - User: read/write access is permitted. - 3) User/write protected: read access is permitted; write access is not permitted and will generate a break if the WP INT ENA bit of the User POD Controller control port is set (Bit 3, Port OEEH). - 4) System <n>: Development System memory block <n> is accessed instead of this User Memory block; read/write access is permitted; some wait states may be inserted to adjust for cable delays. - 5) System block <n>/write protected: Development System memory block <n> is accessed instead of this user memory block; read-only access is permitted while write access is not permitted and will generate a break if the WP INT ENA bit of the User POD Controller control port is set (Bit 3, Port OEEH). - NOTE: In the case of a write access to a write protected block of memory the WR- signal does not go active. As a result, the memory sees a memory access cycle with only MRQ- active (neither RD- or WR- are active), and no entry will be entered in the history. - NOTE: All operations using the User System Address Bus are affected by the memory map RAM, since the User Address Bus is used to address the RAM. This means that DMA (direct memory access) operations may bus request the Emulator and use the same memory space of their operation, but if the User System design uses uni-directional buffers on the Z-80 CPU address bus of the Z-80 CPU, then addresses generated by DMA or other processors cannot reach the map RAM, and no mapping will be performed. #### SECTION 9 # THE USER POD CONTROLLER # 9.1 USER POD CONTROLLER (Schematics, page E-1) The User Pod Controller provides all the control logic for the User Pod as well as the receiver-drivers used to interface the User Pod to the Development System. Here again, hysteresis buffers were used (74LS240-74LS244) to minimize power and maximize noise immunity. Control functions performed by the User Pod Controller include detecting invalid memory access (nonexistent memory or write protect violations), starting and stopping an emulation, verifying the integrity of the clock, adding wait states to adjust for cable delays, and generating break request interrupt vectors. The table below summarizes the port assignments in the User Pod Controller. Each of these ports is discribed in greater detail in the sections that follow. Table 9-1. User Pod Controller Port Assignments | Ports E4-E7 (Hex) | Four cascaded CTC channels for emulation time-out breaks and instruction-counting breaks (cascaded 0-1-2-3). | |-------------------|--------------------------------------------------------------------------------------------------------------| | Port E8 (Hex) | CTC Channel Zero; bad clock interrupt generator. | | Port E9 (Hex) | CTC Channel One; non-existent memory interrupt generator. | | Port EA (Hex) | CTC Channel Two; write-protect violation interrupt generator. | | Port EB (Hex) | CTC Channel Three; break interrupt generator. | | Port EE (Hex) | User Interface control port | | Port EF (Hex) | User Memory Map. | # 9.2 Memory Map Software Interface All access to the memory map are made by instructions of the class IN (C), <r> or OUT (C), <r>. These instructions place the contents of the C register on the low order address lines, the contents of the B register on the high order address lines, and the contents of the <r> register on the data bus. Therefore, the C register contains the map port address (OEFH), the <r> register contains the memory map definition, and the B register contains the right justified high order six bits of the block address. For example: | LD | A, 081H ; SYSTEM MEMORY 8000H, WRITE ENABLE | |-----|---------------------------------------------| | LD | B, 005H ;USER ADDRESS 1400H> BLOCK 5H | | LD | C, OEFH ; MAP PORT ADDRESS | | OUT | (C), A ;SET MAP DEFINITION | This routine programs the memory map RAM to transform the address 1400H generated by the emulator into an access to Development System memory location 8000H with write operations allowed. The data bus bits have the following meaning for both read and write to port OEFH. | BIT | MEANING | |-----|---------------------------------------------------------------| | | | | 0 | 0=write protected<br>No write access is allowed. A | | | break is generated if bit 3 of the control port (EEH) is also | | | set. | | 1 | <pre>l=User memory User memory will be accessed.</pre> | | | 0=System memory | | | Development System memory will be accessed, wait states will | | | be inserted as required. | | | The following bits will be used to address | The following bits will be used to address Development System memory if bit 1 is 0. | 2 | System memory address bus bit 10 This bit is used to indicate | |---|---------------------------------------------------------------| | | non-existent memory, when bit | | | l is l. | | 3 | System memory address bus bit 11 | | 4 | System memory address bus bit 12 | | 5 | System memory address bus bit 13 | | 6 | System memory address bus bit 14 | | 7 | System memory address bus bit 15 | NOTE: Setting bits 1 and 2 to a logical 1 (high) defines that block as nonexistent. # 9.3 User Pod Control Port The User Pod Controller control port OEEH may be accessed with any input or output instructions. The bits of this port have the following meanings: ŀ | BIT | ON WRITE | ON READ | |-----|---------------------|-----------------------| | | | | | 0 | RUN EMULATION | RUN EMULATION | | 1 | MAP SELECT | MAP SELECT | | 2 | not used | EMULATOR HALT STATUS | | 3 | WRITE PROTECT | WRITE PROTECT | | | INTERRUPT ENABLE | INTERRUPT ENABLE | | 4 | RESET EMULATION | RESET EMULATION | | | MODULE | MODULE | | 5 | EMULATION INTERRUPT | EMULATION INTERRUPT | | | ENABLE | ENABLE | | 6 | not used | BAD CLOCK STATUS | | 7 | not used | System CLOCK SELECTED | RUN EMULATION (Bit 0): When set to 1, the Development System CPU is bus requested and the Emulator is enabled when BUSAK- becomes true. This bit is reset to idle by POWER-ON CLEAR-, RESET USER INTERFACE-, or the generation of a break request interrupt. MAP SELECT (Bit 1): Must be reset to 0 to allow the map logic to function properly during an emulation. When set to 1, the map logic takes the address information from the Development System address bus through the User Pod Controller instead of from the Emulator. This bit is reset by POWER-ON CLEAR- or RESET USER INTERFACE-. EMULATOR HALT STATUS (Bit 2): A read-only status bit indicating that the Emulator is halted as a result of executing a HALT instruction. The bit is high as long as the Emulator remains halted. WRITE PROTECT INTERRUPT ENABLE (Bit 3): When set to 1, any attempt to write protected memory will generate a break interrupt. This bit is reset by POWER-ON CLEAR- or RESET USER INTERFACE-. RESET EMULATION module (Bit 4): While this bit is set (to 1), all User POD Controller logic is held reset (no emulations may be run). In addition, the RESET- line to the Emulator/User System is held active (low). This bit is reset by POWER-ON CLEAR- and generates the signal RESET USER INTERFACE-. - EMULATION INTERRUPT ENABLE (Bit 5): When this bit is set to 1, both non-maskable interrupts and maskable interrupts will be accepted by the Emulator while running an emulation. When this bit is reset to 0, all interrupts are ignored by the Emulator while running an emulation. The Emulator ignores all interrupts when it is idle. This bit is reset by POWER-ON CLEAR- or USER INTERFACE RESET-. - BAD CLOCK STATUS (Bit 6): A read-only status bit indicating that a valid clock is present at the Emulator if the bit is set. - SYSTEM CLOCK SELECTED (Bit 7): A read-only status bit indicating that an Emulator that expects system clock is attched to the USER POD. A high indicates that System clock is used. A low indicates that the User clock is used. The sequences listed below are used to control the Emulator. #### NORMAL RUN SEQUENCE - A) Run is set (performed by software) - B) Request Development System bus (Performed by hardware) - C) Receive bus acknowledge from Development System (performed by hardware) - D) Start running emulation on next M1 cycle (performed by hardware) #### NORMAL IDLE SEQUENCE - A) Run is reset (performed by software under emulation) - B) Complete I/O instruction (resetting run) - C) Execute one additional single opcode instruction - D) Begin idle on next Ml cycle (two-Ml cycles after resetting run) - E) Drop bus request (performed by hardware) NOTE: Software that resets the run latch during emulation must keep track of the value of the PC, because the real time storage module will not contain the first idle instruction. #### BREAK HALT - A) When interrupt is generated by bad clock, write protected, non-existent memory, break, or time-out of software timer - B) Reset run (performed by hardware) - C) Complete current instruction - D) Begin idle on next Ml cycle (first Ml cycle after interrupt) - E) Drop bus request (when the Development System comes back on the bus, the interrupt line is active). NOTE: The value of the PC may be determined by examining the address stored in the last entry in the real time storage module. This entry should show an instruction fetch of data 18H (the first machine cycle of a jump relative minus two). #### 9.4 User Pod Controller (Sheet 1) The buffers at All and Al5 receive the Emulator address bus and allow these address bits onto the Development System address bus when an emulation is running. The high order six address bits (SAB 10, SAB 11, SAB 12, SAB 13, SAB 14, and SAB 15) of this bus are sent only to the breakpoint Module and the real time storage module so that unmapped address information is used for break and history activity. Buffer Al0 buffers the low order address bits of the Development System to the port decoder logic and Z-80 CTCs shown on Sheets 2 and 5. The logic below All supplies the real time storage module with the correct I/O request signal. When an emulation is running, IORQ- must come from the Emulator, and when the Emulator is idle, the IORQ- must come form the Development System. This sheet contains most of the memory map interface logic. The buffer at A8 receives the output from the memory map RAM and allows it onto the data bus of the Development System to permit the reading of the map. Buffer A7 receives the output from the memory map RAM to provide an interface to the Development System address bus, the NO-MEMORY detector, and the write protect violation detector. The mapped address lines (MAPPED AB 10, MAPPED AB 11, MAPPED AB 12, MAPPED AB 13, MAPPED AB 14, and MAPPED AB 15) are placed on the Development System memory address bus so that mapped address information is used to access the memory. The buffer Al drives the six least significant address bits of the Development System high order address bus out to the memory map RAM along with the map control lines. # 9.5 User Pod Controller (Sheet 2) The buffers at Al3 and Al4 receive the control bus of the Emulator and pass Ml-, RD-, WR-, IORQ-, RFSH-, HALT-, MRQ-, and SBUSAK- on to the Development System control bus and real time storage module. The Emulator clock (TRC PHI) is also buffered and sent to the monitor module. The logic at the middle of Sheet 2 provides the write protection for the Development System memory when activated write protection violation break requests are also generated in the logic at the middle of Sheet 2. Sheet 2 shows the two Z-80 CTC devices used to generate break interrupt vectors. The upper CTC uses channel zero for the bad clock vector, channel one for the non-existent memory vector, channel three for the break vector. The second CTC is wired as a very large programmable timer. This timer can be programmed to break emulation after a period of time, if no other breaks have occured. The timer is triggered by the first M1- after the run latch is set and counts the 2.5MHz clock of the Development System until the channel programmed to interrupt reaches zero then an interrupt is generated that stops the emulation. This CTC can also be programmed as a counter, then it counts MIS- which occurs once per instruction thereby counting instructions and again interrupting when the appropri- ately programmed channel reaches zero. The remainder of the logic at the bottom of Sheet 2 generates the control signal that determines the direction of the data bus drivers of the User Pod Controller. ## 9.6 User Pod Controller (Sheet 3) The buffer at A2 drives general control signals to the User Pod. The remainder of the logic on Sheet 4 interfaces the Development System data bus to the User Pod/Emulator data bus and to the User Pod Controller internal data bus. # 9.7 User Pod Controller (Sheet 4) The logic at the top of Sheet 4 is used for starting and stopping emulations. The Development System CPU sets the run bit (bit 0, port 0EEH) which makes RUN REQ active and generates a BUSRQ- to the Development System CPU. When the Development System responds with BUSAK-, the run latch (A20) is clocked set by the leading edge (high to low transition) of the M1- from the Emulator. Once the run latch is set, STOP becomes false (0) and allows the Emulator to run. If the Emulator resets the run bit of the control port, then the second M1- clocks the run latch reset and halts the emulation by idling the Emulator. This action of the run latch permits the Emulator to reset the run latch and execute one additional single opcode instruction to position the program counter or load a register. However, if a break request is generated, then the monitor module drives FORCE NOP true (high) which causes the run latch to be reset. This procedure also assures that the emulation will stop at the end of any instruction that generates a break. The Real Time Storage Module and Breakpoint Module in the Development System are now enabled by RUN instead of MONITOR. This allows both modules to operate in both monitor mode and user mode. When an emulation is stopped by a break condition, then the last entry in the Real Time Storage Module contains the PC in the address field. the other hand, if the emulation was stopped by resetting the run bit (bit 0, port OEEH), then the Real Time Storage Module may not contain a value that accruately reflects the PC. However, since the control program caused the run bit to reset, it also knows the actual value of the PC. if the following program were executed by the Emulator, | ORG | 8000Н | | |-----|----------|---------------------------| | LD | A,0 | ;DATA TO RESET RUN | | OUT | (OEEH),A | ; RESET RUN | | JP | 0000 | ;USE EXTRA INSTRUCTION TO | | | | ; POSITION PC | the Real Time Storage Module would show a last event of memory read from address 8006H, data of 00H, while the PC would be 0000H. The remainder of the logic on Sheet 4 is used to buffer the Development System clock and the Development System control bus into the internal clock and control bus used on the User POD Controller. The same buffer is also used to drive the enable interrupts control signal out to the POD. # 9.8 User Pod Controller (Sheet 5) The logic at the top of Sheet 5 is the I/O port decoder logic for the User POD Controller. Ports 0E4H through 0E7H are decoded for selecting the second Z-80 CTC on Sheet 2, while ports 0E8H through 0EBH are decoded to select the first Z-80 CTC on Sheet 2. Port 0EEH is decoded for the control port which is the logic at the bottom of Sheet 5, and port 0EFH is decoded to be the memory map port. All ports of the Development System are accessible to both the Development System and the Emulator in accordance with the following table. | . MONITOR MODE, | • | USER MODE | • | ••••• | •• | |---------------------------------------------------|---|-----------------------------|---|-----------------|----| | . All I/O in DS<br>. EO-FF used | | All I/O in DS<br>E0-FF used | | System<br>CLOCK | • | | . All I/O in<br>. User System<br>. except EE & EF | • | All I/O in<br>User System | | USER<br>CLOCK | • | The one-shot at the bottom of Sheet 5 verifies that the Emulator clock has a period greater than 4 microseconds which is the minimum clock for a Z-80 CPU. The state of this one-shot can be read through the control port (bit 6, port OEEH) to verify that the Emulator is being driven by a clock. The second one-shot generates wait states for for the Emulator when it accesses the Development System memory or I/O ports. The third one-shot generates wait states for the Development System when it accesses the memory map RAM. The eight input or-gate at Al7 collects the various break requests and generates the BREAK EMULATION signal for the monitor module (shown as BREAK on the monitor module logic diagram). The monitor module then guarantees that the current instruction is completed before issuing the FORCE NOP signal that stops emulation. At the bottom of Sheet 5 is the buffer that brings the control port data bits onto the Development System data bus when the control port is read. APPENDIX A PORT ASSIGNMENTS FOR THE ZDS-1/40 · • # PORT ASSIGNMENTS FOR THE ZDS-1/40 | ADDRESS | READ FUNCTION | WRITE FUNCTION | |--------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------| | | | | | OFFH | BAUD RATE DETECTION<br>STATUS PORT | NOT USED | | OFEH | STATUS PORT<br>SOFTWARE SYSTEM RESET | NOT USED | | OFDH | SOFTWARE SYSTEM RESET | SET USER MODE | | OFCH | RTSM CONTROL PORT | RTSM CONTROL PORT | | OFBH | RTSM CONTROL PORT<br>BRKPT CONTROL PORT | BRKPT CONTROL PORT | | Λελυ | DICK COMMENT BODE A | PLEA CUMUDUL DUDU Y | | OF9H | DISK CONTROL PORT B | DISK CONTROL PORT B | | OF8H | DISK DATA PORT | DISK DATA PORT | | OF7H | SET MONITOR MODE | SET MONITOR MODE | | OF6H | NOT USED | NOT USED | | OFSH | USART CONTROL PORT | USART CONTROL PORT | | 0F4H | DISK CONTROL FORT A DISK CONTROL PORT B DISK DATA PORT SET MONITOR MODE NOT USED USART CONTROL PORT USART DATA PORT SYSTEM CTC C3 | USART DATA PURT | | 0F3H | SYSTEM CTC C3 - BAUD RATE | SYSTEM CTC C3 | | 0F2H | SYSTEM CTC C2 - BAUD RATE | SYSTEM CTC C2 - BAUD RATE | | OEOH | SYSTEM CTC C1 - SER. CLK. SYSTEM CTC C0 - DISK SECTOR | SISTEM CTC CI - SER. CLR. | | OFUR | SISTEM CIC CO - DISK SECTOR | SISIEM CIC CO - DISK | | 0EFH | USER MEMORY MAP PORT<br>USER INTERFACE CONTROL PORT<br>NOT USED | USER MEMORY MAP PORT | | OEEH | USER INTERFACE CONTROL PORT | USER INTERFACE CONTROL PORT | | 0EDH | NOT USED | NOT USED | | UECH | NOT USED | NOT USED | | 0EBH | USER INTF. BREAK GEN.<br>USER INTF. WRITE PROT. ERR. | USER INTF. BREAK GEN. | | OEAH | USER INTF. WRITE PROT. ERR. | USER INTF. WRITE PROT. ERR. | | 0E9H | USER INTF. NO MEM. ERR.<br>USER INTF. BAD CLOCK ERR. | USER INTF. NO MEM. ERR. | | 0E8H | USER INTF. BAD CLOCK ERR. | USER INTF. BAD CLOCK ERR. | | OE7H | USER INTF. CASCADED CTC C3 | USER INTF.CASCADED CTC C3 | | UE6H | USER INTF. CASCADED CTC C2 | USER INTF.CASCADED CTC C2 | | | USER INTF. CASCADED CTC C1 | | | 0-0 | USER INTF. CASCADED CTC CO | | | したつは | NOT USED<br>NOT USED<br>NOT USED<br>NOT USED | NOT USED | | 0620<br>0610 | MON GEN<br>MOI GEN | NOW HERD | | OEOR | NOT GSED | NOT USED | | OFOH | MOT OBED | MOT OGER | # APPENDIX B ZDS-1/40 CONFIGURATION · . . # PCB LOCATION FOR ZDS-1/40 | CONNECTOR | PRINTED CIRCUIT BOARDS | | | |----------------|--------------------------------------------------------------------------------|--|--| | J01<br>J02 | POD CONTROLLER - Z-80A CPU EMULATOR MONITOR | | | | | ZDS/ASPIO, PROM PROGRAMMER | | | | | PROM PROGRAMMER | | | | | PROM PROGRAMMER, CIB, PIB | | | | | PROM PROGRAMMER | | | | J07 | PROM PROGRAMMER, USER-DEFINABLE I/O | | | | | 32K, 48K, 60K DYNAMIC RAM | | | | J09 | CPU | | | | J 10 | FLOPPY CONTROLLER | | | | 71.7<br>71.1 | BREAKPOINT | | | | J12 | REAL TIME STORAGE MODULE | | | | I/O CONNECTORS | | | | | | | | | | | LINE PRINTER CABLE (CIB/PIB) | | | | J14 | USER DEFINABLE (SPARE) | | | | J15 | USER DEFINABLE (SPARE) FLOPPY DRIVE CABLE | | | | | TERMINAL CABLE | | | | JI/ | ANYTITADY CEDIAL CARLE | | | | J10 | TINE DELIVED CARLE (ACDIO) | | | | .T20 | AUXILIARY SERIAL CABLE LINE PRINTER CABLE (ASPIO) PROLOG PROM PROGRAMMER CABLE | | | | J21 | SPARE | | | | J22 | | | | | | FRONT PANEL CABLE | | | | | POWER CABLE | | | | | | | | | • | REAR PANEL CONNECTORS | | | | J101 | SPARE | | | | J102 | | | | | J103 | PROLOG PROM PROGRAMMER | | | | J104 | LINE PRINTER (ASPIO) | | | | J105 | AUXILIARY SERIAL PORT | | | | J106 | TERMINAL | | | | J107 | FLOPPY DISK DRIVES | | | | J108 | SPARE | | | | J109 | SPARE | | | | J110 | SECOND LINE PRINTER (CIB/PIB) | | | | | | | | # INTERRUPT DAISY CHAIN | PRIORITY | | CARD | |----------|-----|----------------| | | | | | 1 | J09 | CPU | | 2 | J01 | POD CONTROLLER | | 3 | J03 | ZDS/ASPIO | | 4 | J05 | CIB/PIB | # APPENDIX C BACKPLANE DEFINITION FOR ZDS-1/40 . · · . ## BACKPLANE DEFINITION FOR ZDS-1/40 | | NAME=ZDS-1/40 | |------------------------------------------------------------------|-----------------------------------------------------| | SYSTEM=ZDS-1/40<br>REVISION=13-1079<br>GEOMETRY=ZDS.1.4<br>NETS= | | | +05V.1 | J01-059<br>J23-009 | | +05V.2 | J01-060<br>J23-008 | | +05V.3 | J01-061<br>J23-007 | | +05♥.4 | J02-061<br>J23-010 | | +12V.1 | J08-090<br>J08-091<br>J08-092<br>J24-007 | | +12V.2 | J08-093<br>J08-094<br>J08-095<br>J24-008 | | +12V.3 | J01-105<br>J02-095<br>J03-090<br>J09-090<br>J24-009 | | -05v.1 | J08-068<br>J08-069<br>J16-013<br>J24-001 | | -05V.2 | | |--------|--------------------| | | J08-083 | | | J08-084<br>J08-085 | | | J24-002 | | -05V.3 | *** | | | J09-099<br>J24-003 | | -12V.1 | | | | J03-107<br>J24-004 | | -12v.2 | | | 42.02 | J02-098 | | 2 | J24-005 | | 8.PHI | J09-023 | | | J10-023 | | A00 | J01-100 | | | J02-016 | | | J03-016<br>J04-016 | | | J05-016 | | | J06-016<br>J07-016 | | | J08-016 | | | J09-016<br>J11-016 | | | J12-016 | | A01 | | | | J01-098<br>J02-017 | | | J03-017 | | | J04-017<br>J05-017 | | | J06-017 | | | J07-017 | | | J08-017<br>J09-017 | | • | J11-017 | | | J12-017 | | A02 | | |-----|--------------------| | | J01-097 | | | J02-018 | | | J03-018<br>J04-018 | | | J05-018 | | | J06-018 | | | J07-018<br>J08-018 | | | J09-018 | | | J11-018 | | | J12-018 | | A03 | | | | J01-108 | | | J02-019<br>J03-019 | | | J04-019 | | | J05-019 | | | J06-019<br>J07-019 | | | J08-019 | | | J09-019 | | | J11-019<br>J12-019 | | | 312-019 | | A04 | | | | J01-109 | | | J02-020<br>J03-020 | | | J04-020 | | | J05-020 | | | J06-020<br>J07-020 | | | J08-020 | | | J09-020 | | | J11-020 | | A05 | | |-----|---------------------------------| | | J01-096<br>J02-021 | | | J03-021<br>J04-021<br>J05-021 | | | J06-021<br>J07-021 | | | J08-021<br>J09-021 | | | J11-021<br>J12-021 | | A06 | 707 104 | | | J01-104<br>J02-009<br>J03-009 | | | , J03-009<br>J04-009<br>J05-009 | | | J06-009<br>J07-009 | | | J08-009<br>J09-009 | | | J11-009<br>J12-009 | | A07 | J01-101 | | | J02-010<br>J03-010 | | | J04-010<br>J05-010 | | | J06-010<br>J07-010 | | | J08-010<br>J09-010 | | | J11-010<br>J12-010 | | A08 | J01-086 | | | J05-011<br>J06-011 | | | J07-011<br>J08-011 | | | J09-011<br>J11-011 | | | J12-011 | | A09 | J01-085<br>J05-014<br>J06-014<br>J07-014<br>J08-014<br>J09-014<br>J11-014<br>J12-014 | |------------|--------------------------------------------------------------------------------------| | A10 | J01-116<br>J05-013<br>J06-013<br>J07-013<br>J08-013<br>J09-013 | | All | J01-119<br>J05-012<br>J06-012<br>J07-012<br>J08-012<br>J09-012 | | A12 | J01-115<br>J09-042 | | A12+ | J08-042<br>J09-068 | | A13 | J01-117<br>J09-040 | | A13+ | J08-040<br>J09-066 | | A14<br>A15 | J01-118<br>J09-041 | | WID | J01-114<br>J09-043 | | ACKLP | | |------------------|--------------------| | ACK HE | J03-082<br>J19-011 | | ACKLP2 | J05-082<br>J13-011 | | ADDRESS.PROLOG | J05-117<br>J20-015 | | BKPT.SEL- | J02-070<br>J11-015 | | BREAK- | J01-066<br>J11-100 | | BREAK.EMULATION- | J01-077<br>J02-102 | | BREAK.PENDING | J01-004<br>J02-103 | | BREAK.STATUS | J02-116<br>J11-085 | | BREAK.SYNC | J11-101<br>J23-003 | | BUSAK- | J01-112<br>J09-022 | | BUSRQ- | J01-110<br>J09-107 | | BUSY.LP | J03-076<br>J19-023 | | BUSY.LP2 | J05-076 | |----------------|--------------------| | | J13-023 | | CARRIER.DETECT | J03-038 | | | J18-008 | | CD.0- | J08-038 | | CD.1- | J09-038 | | CD.1- | J07-038<br>J08-037 | | | J09-037 | | CD.2- | J06-038 | | | J08-036<br>J09-036 | | CD.3- | | | | J05-038<br>J08-035 | | | J09-035 | | D0 | J01-074 | | | J02-054<br>J03-054 | | | J04-054<br>J05-054 | | | J06-054<br>J07-054 | | | J08-054<br>J09-054 | | | J10-054<br>J11-054 | | | J12-054 | | D1 | | |----|--------------------| | | J01-068 | | | J02-055 | | | J03-055<br>J04-055 | | | J05-055 | | | J06-055 | | | J07-055<br>J08-055 | | | J09-055 | | | J10-055 | | | J11-055<br>J12-055 | | | | | D2 | J01-075 | | | J02-057 | | | J03-057 | | | J04-057<br>J05-057 | | | J06-057 | | | J07-057 | | | J08-057<br>J09-057 | | | J10-057 | | | J11-057<br>J12-057 | | | 012-05/ | | D3 | | | | J01-072<br>J02-056 | | | J03-056 | | | J04-056 | | | J05-056<br>J06-056 | | | J07-056 | | | J08-056 | | | J09-056<br>J10-056 | | | J11-056 | | | J12-056 | | D4 | | |----|--------------------| | | J01-070 | | | J02-047 | | | J03-047 | | | J04-047 | | | J05-047 | | | J06-047 | | | J07-047 | | | J08-047 | | | J09-047 | | | J10-047 | | | J11-047<br>J12-047 | | | 312-047 | | D5 | | | | J01-071 | | | J02-048 | | | J03-048 | | | J04-048 | | | J05-048 | | | J06-048 | | | J07-048 | | | J08-048<br>J09-048 | | | J10-048 | | | J11-048 | | | J12-048 | | | | | D6 | | | | J01-073 | | | J02-051 | | | J03-051 | | | J04-051 | | | J05-051 | | | J06-051 | | | J07-051<br>J08-051 | | | J09-051 | | | J10-051 | | | J11-051 | | | J12-051 | | | | | ס7 | | |------------|--------------------| | | J01-069<br>J02-052 | | | J03-052 | | | J04-052<br>J05-052 | | | J06-052<br>J07-052 | | | J08-052<br>J09-052 | | | J10-052 | | | J11-052<br>J12-052 | | DATA.1 | | | | J06-065<br>J22-001 | | DATA.1.LP | 022 -001 | | DAIA.I.LP | J03-065 | | | J19-001 | | DATA.1.LP2 | J05-065 | | | J13-001 | | DATA.2 | | | | J06-066<br>J22-002 | | DATA.2.LP | | | | J03-066 | | | J19-002 | | DATA.2.LP2 | J05-066 | | | J13-002 | | DATA.3 | 705 057 | | | J06-067<br>J22-003 | | DATA.3.LP | | | | J03-067<br>J19-003 | | | 517 503 | #### ZDS-1/40 BACKPLANE DEFINITION (cont.) DATA.3.LP2 J05-067 J13-003 DATA.4 J06-068 J22-004 I DATA.4.LP J03-068 J19-004 1 DATA.4.LP2 J05-068 J13-004 ı DATA.5 J06-069 J22-005 DATA.5.LP J03-069 J19-005 DATA.5.LP2 : J05-069 J13-005 DATA.6 J06-070 J22-006 DATA.6.LP J03-070 J19-006 DATA.6.LP2 J05-070 J13-006 DATA.7 J06-071 J22-007 J03-071 J19-007 DATA.7.LP | DATA.7.LP2 | J05-071<br>J13-007 | |-------------|-------------------------------| | DATA.8 | J06-072<br>J22-008 | | DATA.8.LP | J03-072<br>J19-008 | | DATA.8.LP2 | J05-072<br>J13-008 | | DATA.RDY | J06-117<br>J21-009 | | DATA.STB | J02-101<br>J11-114<br>J12-114 | | DATA.STBLP | J03-073<br>J19-009 | | DATA.STBLP2 | J05-073<br>J13-009 | | DI.0 | J06-104<br>J21-001 | | DI.1 | J06-105<br>J21-002 | | DI.2 | J06-106<br>J21-003 | | DI.3 | J06-110<br>J21-004 | | DI.4 | İ | |------------|--------------------| | | J06-111 | | | J21-005 | | DI.5 | į | | D1.5 | J06-113 | | | J21-006 | | | | | DI.6 | | | | J06-114<br>J21-007 | | | 321-007 | | DI.7 | | | | J06-115 | | | J21-008 | | DIO.PROLOG | | | DIO.PROLOG | J05-104 | | | J20-019 | | | 323 322 | | DI1.PROLOG | | | | J05-105 | | | J20-020 | | DI2.PROLOG | | | | J05-106 | | | J20-017 | | DI3 DDOLGG | | | DI3.PROLOG | J05-110 | | | J20-018 | | | | | DI4.PROLOG | | | | J05-111 | | | J20-023 | | DI5.PROLOG | | | | J05-113 | | | J20-024 | | DIE DDOLOG | | | DI6.PROLOG | J05-114 | | | J20-021 | | | , <u>-</u> | | DI7.PROLOG | | | | J05-115 | | • | J20-022 | | DIRECTION | | |-----------------------|--------------------| | DIRECTION | J10-027<br>J16-008 | | DIRECTION.REMEX | J06-081<br>J22-010 | | DISK.CONTROL.A.POR | m | | Didn. Cominod. A. Pon | J02-069<br>J10-117 | | DISK.CONTROL.B.POR | | | | J02-068<br>J10-118 | | DISK.DATA.PORT- | 700 067 | | | J02-067<br>J10-116 | | DOO.PROLOG | *AF AA3 | | | J05-093<br>J20-011 | | DO1.PROLOG | | | | J05-094<br>J20-012 | | DO2.PROLOG | | | | J05-095<br>J20-007 | | DO3.PROLOG | | | | J05-096<br>J20-009 | | not protoc | 320-009 | | DO4.PROLOG | J05-097 | | | J20-010 | | DO5.PROLOG | J05-098 | | | J20-013 | | DO6.PROLOG | J05-099 | | | J20-006 | | DO7.PROLOG | J05-101 | |-------------------|------------------------------------------| | DRIVE.LT | J20-008 | | DRIVE. LI | J06-058<br>J21-017 | | DRIVE.RT | J06-103<br>J21-016 | | ERROR.PROLOG | J05-118<br>J20-014 | | EXT.INH | J06-102<br>J21-015 | | EXT.PHI | J09-058<br>J09-115 | | FAULTLP | J03-078<br>J19-012 | | FAULTLP2 | J05-078<br>J13-012 | | FORCE.NOP | J01-103<br>J02-106 | | | J09-106 | | FORCE.NOP.DELAYED | J02-037<br>J12-037 | | GND.01 | J03-062<br>J13-018<br>J13-019<br>J13-020 | | GND.02 | | |----------------|--------------------| | | J03-063<br>J16-014 | | | J16-015<br>J16-016 | | <b>7337</b> 00 | 210-010 | | GND.03 | J03-064 | | | J16-017<br>J16-018 | | | J16-019 | | GND.04 | TA1 050 | | | J01-062<br>J16-020 | | | J16-021<br>J16-022 | | GND.05 | | | | J01-063<br>J16-023 | | | J16-024 | | | J16-025<br>J16-026 | | GND.06 | | | | J01-064<br>J18-007 | | | J19-018<br>J19-019 | | | J19-020 | | GND.07 | | | | J02-120<br>J20-025 | | | J21-011<br>J21-012 | | GND.08 | <b>711 711</b> | | 0.10.00 | J02-121 | | | J21-013<br>J21-024 | | | J21-025 | | GND.09 | J02-122 | | | J22-016<br>J22-017 | | | J22-018 | | GND.10 | | | |----------------|--------------------|---| | | J02-062 | | | | J22-023 | | | | J22-025 | | | | | | | GND.11 | | | | | J02-063 | | | | J23-001 | | | GND.12 | | | | GND.12 | J02-064 | | | | J02-004<br>J23-002 | | | | 023-002 | | | GND.13 | | | | • | J01-120 | | | | J23-006 | | | | | | | GND.14 | | | | | J01-121 | | | | J23-013 | | | | * | | | GND.15 | -07 100 | | | | J01-122 | | | | J23-024 | | | HALT- | | | | 11112 | J01-089 | | | | J02-027 | | | | J09-027 | | | | J12-027 | | | | | | | HALT.LAMP- | | | | | J02-005 | | | | J23-020 | | | UTG TODO | | | | HIS.IORQ- | 701 005 | | | | J01-095 | | | | J11-030<br>J12-030 | | | | 012-030 | | | INDX | | | | · <del>-</del> | J09-078 | | | | J10-007 | • | | | | | | INDX.0- | J10-015<br>J16-012 | |-------------------|-------------------------------------------------------------------------------------------------| | INPUT.MODE.SEL | J06-074<br>J22-014 | | INPUT.PRIMELP | J03-081<br>J19-010 | | INPUT.PRIMELP2 | J05-081<br>J13-010 | | INT- | J01-107<br>J03-109<br>J05-109<br>J09-109 | | INT.DAISY.CHAIN.1 | J01-102<br>J09-079 | | INT.DAISY.CHAIN.2 | J01-087<br>J03-088 | | INT.DAISY.CHAIN.3 | J03-112<br>J05-088 | | INTERLOCK.PROLOG | J05-103<br>J20-005 | | IORQ- | J01-091<br>J02-030<br>J03-030<br>J04-030<br>J05-030<br>J06-030<br>J07-030<br>J09-030<br>J10-030 | | LOCAL.MODE | | |---------------|--------------------| | | J03-092<br>J18-010 | | M1- | | | | J01-083<br>J02-028 | | | J03-028 | | | J04-028<br>J05-028 | | | J05-028 | | | J07-028 | | | J09-028<br>J12-028 | | MlRQ | | | | J02-090 | | | J11-090 | | Mls- | | | | J01-065<br>J02-089 | | | 002-009 | | MODE.PROLOG | J05-102 | | | J20-003 | | MONITOR | | | MONITOR | J01-106 | | | J02-110 | | MONITOR.LAMP- | | | | J02-006 | | | J23-022 | | MONTR.NC | | | | J02-082<br>J23-026 | | MONTH NO | | | MONTR.NO | J02-083 | | | J23-025 | | MRD- | | | | J02-076 | | | J05-046<br>J06-046 | | | J07-046 | | | J08-046 | | MRQ- | | |-----------------|--------------------| | | J01-093<br>J02-029 | | | J05-029 | | | J06-029<br>J07-029 | | | J08-029 | | | J09-029<br>J11-029 | | | J12-029 | | ORIGINATE.MODE | | | | J03-091<br>J18-009 | | Olimbria von an | 010 003 | | OUTPUT.MODE.SEL | J06-087 | | | J22-015 | | PAPER.EMPTY.LP | | | | J03-077<br>J19-013 | | _ | 013-013 | | PAPER.EMPTY.LP2 | J05-077 | | | J13-013 | | PG.15- | | | | J05-039 | | | J06-039<br>J07-039 | | | J08-039<br>J09-039 | | | 203-033 | | PHI | J01-067 | | | J03-024 | | | J04-024<br>J05-024 | | | J06-024 | | | J07-024<br>J09-024 | | DOWED ON CER | -03 024 | | POWER.ON.CLR- | J01-076 | | | J02-026 | | | J09-026<br>J11-026 | | | · ·- <del>*</del> | | PS.0- | | | |----------------|--------------------|--| | | J05-034 | | | | J06-034 | | | | J07-034<br>J08-034 | | | | J09-034 | | | | 003 031 | | | PS.1- | | | | | J05-033 | | | | J06-033<br>J07-033 | | | | J08-033 | | | | J09-033 | | | | | | | PS.2- | | | | | J05-032<br>J06-032 | | | | J07-032 | | | | J08-032 | | | | J09-032 | | | 7.7 | | | | PS.3- | J05-031 | | | | J05-031 | | | | J07-031 | | | | J08-031 | | | | J09-031 | | | DINCH COV | | | | PUNCH.COM | J06-073 | | | | J22-011 | | | | 333 442 | | | PUNCH.RDY | | | | | J06-076 | | | | J22-012 | | | R.I | | | | · <del>-</del> | J03-089 | | | | J18-022 | | | RD- | -01 000 | |-----------------|--------------------| | | J01-092<br>J02-045 | | | J03-045<br>J04-045 | | | J05-045<br>J06-045 | | | J07-045<br>J09-045 | | | J10-045 | | | J11-045<br>J12-045 | | RD.CLK- | <b>710 001</b> | | | J10-081<br>J16-001 | | RDR.OUT.MODE | | | | J06-119<br>J21-010 | | RDR.RDY | | | | J06-118<br>J21-014 | | 227 | 321-014 | | RDY- | J10-016 | | | J16-011 | | READ.DATA- | J10-009 | | | J16-002 | | REFRESH- | J01-090 | | | J08-025<br>J09-025 | | | 309-025 | | RESET.SW- | J09-049 | | | J23-019 | | RESPONSE.PROLOG | J05-116 | | | J20-016 | | RESTART.D- | тор озд | | | J02-011<br>J12-050 | | | | | RS232.DATA.IN | | |----------------|--------------------| | | J02-093 | | | J17-002 | | | | | RS232.DATA.OUT | T02 006 | | | J02-086 | | | J17-003 | | RS232.RETURN | | | | J02-091 | | | J17-007 | | | | | RUN' | · · · · · · | | | J01-113 | | | J02-036 | | | J11-111<br>J12-111 | | | J12-111 | | SA10 | | | 2 | J01-079 | | | J11-013 | | | J12-013 | | | | | SAll | | | | J01-078 | | | J11-012 | | | J12-012 | | SA12 | | | SAIZ | J01-084 | | | J11-042 | | | J12-042 | | • | 312 3.12 | | SA13 | | | | J01-080 | | | J11-040 | | | J12-040 | | C214 | | | SA14 | J01-081 | | | J11-041 | | | J12-041 | | | U 4 4 V 3 4 | | SA15 | | | | J01-082 | | | J11-043 | | | J12-043 | | SBUSAK- | J01-088 | |-------------|--------------------| | | J12-022 | | SEL.O- | J10-018 | | | J16-010 | | SEL.1- | J10-084 | | SELECT.LP | J16-009 | | SEDECT. DP | J03-075<br>J19-024 | | SELECT.LP2 | 019-024 | | | J05-075<br>J13-024 | | SENSE.SW.1- | | | | J02-117<br>J23-015 | | SENSE.SW.2- | | | | J02-118<br>J23-014 | | SERIAL.IN | J02-087 | | | J09-008 | | SERIAL.OUT | J02-085 | | | J09-015 | | STEP- | J10-028 | | | J16-007 | | STOR.SEL- | J02-066<br>J12-066 | | SYNC | 017-000 | | | J03-049<br>J18-024 | | SYS.RESET- | | |--------------------|--------------------| | | J02-046 | | | J03-026<br>J05-053 | | | J09-053 | | | J10-053 | | SYSMEM | • | | | J01-006 | | | J09-067 | | SYSTEM.RDY | 705 075 | | | J06-075<br>J22-013 | | | | | TAPE.ERR | J06-078 | | | J22-020 | | TAPE.LOW | | | TAPE.LOW | J06-077 | | | J22-021 | | TCTS | | | | J03-007 | | | J18-005 | | TDSR | | | | J03-008<br>J18-006 | | | 810 000 | | TDTR | 703 050 | | | J03-050<br>J18-020 | | | | | TERM.BUSY | J03-025 | | | J18-025 | | TRANSFER.PROLOG | | | TAMOI BILLI ROLLOG | J05-119 | | | J20-002 | | TRC.PHI | | | | J01-099 | | | J02-024 | | TRK.00- | <b>710 013</b> | | | J10-011<br>J16-004 | | | | | | | | TRTS | | |----------------|------------------------------------------| | | J03-006<br>J18-004 | | TRXD | J03-005<br>J18-003 | | TTXD | J03-004<br>J18-002 | | TTY.DATA.IN | J02-092<br>J17-010 | | TTY.DATA.OUT | J02-084 | | TTY.IN.RETURN | J17-016 | | | J02-097<br>J17-005<br>J17-006<br>J17-008 | | TTY.OUT.RETURN | J17-024 | | TY.HI | J02-099<br>J17-017 | | USER.LAMP- | J02-012<br>J09-046 | | USER. LAMP- | J02-008<br>J23-021 | | USER.NC | J02-077<br>J23-012 | | USER.NO | J02-078<br>J23-011 | | | <del>-</del> | | WAIT- | | |-------------|--------------------| | | J01-111 | | | J02-108 | | | J09-108<br>J10-108 | | | 010 100 | | WAIT.LAMP- | | | | J02-007 | | | J23-023 | | WR- | | | | J01-094 | | | J02-044 | | | J03-044 | | | J05-044<br>J06-044 | | | J07-044 | | | J08-044 | | | J09-044 | | | J10-044 | | | J11-044 | | | J12-044 | | WR.DATA- | | | | J10-006 | | | J16-006 | | WR.PROT.0- | | | WR.PROT.U- | J10-013 | | | J16-003 | | | | | WRITE.GATE- | | | | J10-025 | | | J16-005 | | ~ | | |---|----| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | _/ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | , | | ~ | | | • | | | | | | | | | | | | | | | | | | | | # APPENDIX D PINOUT CHARTS #### CONTENTS | PINOUT | FOR | "POD | CON | TROL | LER | ." ВС | DAR | D. | • | • | • | • | • | • | • | • | D-1 | |--------|-----|-------|------|----------------|-------|------------|------------|-------|------|-------|------|------|-----|------|-----|---|------| | PINOUT | FOR | " MON | ITOF | в ВО | ARD | • | • | • | • | • | • | • | • | • | • | • | D-4 | | PINOUT | FOR | "ZDS | /ASF | IO" | BOA | RD | • | • | • | • | | • | • | • | • | ø | D-7 | | PINOUT | FOR | "PRO | M PR | OGRA | MME | R" E | 30A | RD | • | • | • | • | • | • | • | • | D-10 | | PINOUT | FOR | "CIB | " BC | ARD | ٠ | • | • | • | • | • | • | • | • | • | • | • | D-13 | | PINOUT | FOR | "PIB | " BC | ARD | • | • | • | • | • | • | • | • | • | • | • | • | D-16 | | PINOUT | FOR | "60K | MEM | IORY" | ВС | ARD | • | • | • | • | • | • | • | • | • | • | D-19 | | PINOUT | FOR | "CPU | " BC | ARD | • | • | • | • | • | • | • | • | • | • | • | • | D-22 | | PINOUT | FOR | "FLO | PPY | CONT | RO L | LER' | <b>'</b> B | OARI | D. | • | • | ٠ | 13 | • • | • | • | D-25 | | PINOUT | FOR | "BRE | AKPC | INT" | BC | ARD | • | • | • | • | • | • | ø | • | • | • | D-28 | | PINOUT | FOR | "RTS | M2" | BOAR | D. | • | • | • | • | • | • | • | 0 | • | • | • | D-31 | | PINOUT | FOR | 1/0 | CONN | ECTO | R: | LIN | E P | 'RIN' | TER | (C) | [B/] | PIB) | CF | BLE | Ξ. | • | D-34 | | PINOUT | FOR | 1/0 | CONN | ECTO | R: | FLO | PPY | DR | IVE | CA | 3LE | • | 4. | • | • | • | D-35 | | PINOUT | FOR | 1/0 | CONN | ECTO | R: | TER | MIN | IAL ( | CAB: | LE | • | | • | • | • | • | D-36 | | PINOUT | FOR | I/O | CONN | ECTO | R: | AUX: | ILI | ARY | SE | RIAI | i Çi | ABL | Ξ. | • | • | • | D-37 | | PINOUT | FOR | 1/0 | CONN | IECTC | R: | LIN | E P | RIN | TER | ( Z I | os/ | ASP: | [0] | CAI | 3LE | • | D-38 | | PINOUT | FOR | 1/0 | CONN | ECTO | R: | PRO | LOG | PR | OM : | PROC | GRA | MME | R C | ABLI | Ξ. | • | D-39 | | PINOUT | FOR | 1/0 | CONN | ECTC | R: | FRO | ΝT | PAN | EL ( | CAB | LE | • | • | • | • | • | D-40 | | PINOUT | FOR | T /O | CONN | ያ ምርጥ <u>ር</u> | ) D • | <b>P∩W</b> | מים | CAR | T.F | | | | | | | | D-41 | ``` PINOUT FOR POD CONTROLLER BOARD - 09-0055-01 J01 PIN # SIGNAL NAME 001 (+05V.PRINTED.DISTRIBUTION) 002 (+05V.PRINTED.DISTRIBUTION) 003 (+05V.PRINTED.DISTRIBUTION) 004 BREAK.PENDING 005 (SYS.DB.DISABLE-) 006 SYSMEM. (SYSTEM.MEMORY) 007 800 009 010 011 012 013 014 015 016 017 018 019 020 021 022 023 024 025 026 027 028 029 030 031 032 033 034 035 036 037 038 039 040 041 042 043 044 045 046 ``` ``` PINOUT FOR POD CONTROLLER BOARD - 09-0055-01 (cont.) J01 PIN # SIGNAL NAME 047 048 049 050 051 052 053 054 055 056 057 058 059 +05V.1.(PRINTED.DISTRIBUTION) 060 +05V.2.(PRINTED.DISTRIBUTION) 061 +05V.3. (PRINTED.DISTRIBUTION) 062 GND.04. (PRINTED.DISTRIBUTION) 063 GND.05. (PRINTED.DISTRIBUTION) 064 GND.06. (PRINTED.DISTRIBUTION) 065 Mls- 066 BREAK- 067 PHI. (SYSTEM.CLOCK) 068 069 D7 D4 070 071 D5 072 D3 073 D6 074 D0 075 2ם 076 POWER.ON.CLR- 077 BREAK.EMULATION- 078 SAll 079 SA10 080 SA13 180 SA14 082 SA15 083 M1- 084 SAl2 085 A09 80A 086 087 INT.DAISY.CHAIN.[#IEO].(IEO.OUT) 880 SBUSAK- 089 HALT- 090 REFRESH- 091 IORO- 092 RD- ``` ``` PINOUT FOR POD CONTROLLER BOARD - 09-0055-01 (cont.) J01 PIN # SIGNAL NAME ____ 093 MRQ- 094 WR- 095 HIS.IORQ- 096 A05 097 A02 098 A01 099 TRC.PHI. (EMULATOR.CLOCK) 100 A00 101 A07 102 INT.DAISY.CHAIN.[#IEI].(IEI.IN) 103 FORCE.NOP 104 A06 +12V.3 105 106 MONITOR 107 INT- 108 A03 A04 109 110 BUSRQ- 111 WAIT- 112 BUSAK- 113 RUN 114 A15 A12 115 116 A10 117 A13 118 A14 119 All 120 GND.13.(PRINTED.DISTRIBUTION) 121 GND.14.(PRINTED.DISTRIBUTION) 122 GND.15.(PRINTED.DISTRIBUTION) ``` ``` PINOUT FOR MONITOR BOARD - 09-0093-01 J02 PIN # SIGNAL NAME 001 (+05V.PRINTED.DISTRIBUTION) 002 (+05V.PRINTED.DISTRIBUTION) 003 (+05V.PRINTED.DISTRIBUTION) 004 005 HALT.LAMP- MONITOR.LAMP- 006 007 WAIT.LAMP- 008 USER.LAMP- 009 A06 010 A07 011 RESTART.D- 012 TY.HI 013 014 015 A00 016 017 A01 018 A02 019 A03 020 A04 021 A05 022 023 024 TRC.PHI.(CLOCK.FROM.EMULATOR) 025 (GND) 026 POWER.ON.CLR- 027 HALT- 028 M1- 029 MRQ- 030 IORQ- 031 032 033 034 035 036 RUN 037 FORCE.NOP.DELAYED 038 039 040 041 042 043 044 WR- 045 RD- 046 SYS.RESET- ``` ``` PINOUT FOR MONITOR BOARD - 09-0093-01 (cont.) J02 PIN # SIGNAL NAME 047 D4 048 D5 049 050 (RESTART-) 051 D6 D7 052 053 (USER.MEM.ENABLE-) 054 D0 055 D1 D3 056 057 D2 058 059 (+05V.PRINTED.DISTRIBUTION) 060 (+05V.PRINTED.DISTRIBUTION) 061 +05V.4. (PRINTED. DISTRIBUTION) 062 GND.10. (PRINTED.DISTRIBUTION) 063 GND.11. (PRINTED.DISTRIBUTION) 064 GND.12. (PRINTED.DISTRIBUTION) 065 066 STOR.SEL- 067 DISK.DATA.PORT- 068 DISK.CONTROL.B.PORT- 069 DISK.CONTROL.A.PORT- 070 BKPT.SEL- 071 072 073 074 075 (UB.CONT-) 076 MRD- 077 USER.NC 078 USER.NO 079 (SPARE.SEL-) 080 (CTC.CARD.SEL-) 081 082 MONTR.NC 083 MONTR.NO 084 TTY.DATA.OUT 085 SERIAL.OUT 086 RS232.DATA.OUT 087 SERIAL.IN 088 089 MIS- 090 MIRO 091 RS232.RETURN 092 TTY.DATA.IN ``` ``` PINOUT FOR MONITOR BOARD - 09-0093-01 (cont.) J02 PIN # SIGNAL NAME 093 RS232.DATA.IN 094 +12V.3 095 096 (IE*) 097 TTY. IN. RETURN -12V.2 098 099 TTY.OUT.RETURN 100 (RFI) 101 DATA.STB 102 BREAK.EMULATION- 103 BREAK. PENDING 104 105 106 FORCE.NOP 107 108 WAIT- 109 110 MONITOR 111 (MONITOR-) 112 113 114 115 (PHI.B.[CLOCK.BUFFERED]) 116 BREAK.STATUS 117 SENSE.SW.1- 118 SENSE.SW.2- 119 120 GND.07. (PRINTED. DISTRIBUTION) 121 GND.08.(PRINTED.DISTRIBUTION) 122 GND.09.(PRINTED.DISTRIBUTION) ``` ``` PINOUT FOR ZDS/ASPIO BOARD - 09-0034-01 J03 SIGNAL NAME PIN # 001 (+05V.PRINTED.DISTRIBUTION) 002 (+05V.PRINTED.DISTRIBUTION) 003 (+05V.PRINTED.DISTRIBUTION) 004 TTXD 005 TRXD 006 TRTS 007 TCTS 800 TDSR 009 A06 010 A07 011 012 013 014 015 016 00A 017 A01 018 A02 019 A03 020 A04 021 A05 022 023 024 PHI. (SYSTEM.CLOCK) 025 TERM.BUSY 026 SYS.RESET- 027 Ml- 028 029 IORQ- 030 031 032 033 034 035 036 037 038 CARRIER.DETECT 039 040 041 042 043 044 WR- 045 RD- 046 ``` ``` PINOUT FOR ZDS/ASPIO BOARD - 09-0034-01 (cont.) J03 PIN # SIGNAL NAME 047 D4 D5 048 049 SYNC 050 TDTR 051 D<sub>6</sub> 052 D7 053 054 D0 055 D1 056 D3 057 D2 058 059 (+05V.PRINTED.DISTRIBUTION) 060 (+05V.PRINTED.DISTRIBUTION) 061 (+05V.PRINTED.DISTRIBUTION) 062 GND.01. (PRINTED.DISTRIBUTION) 063 GND.02. (PRINTED.DISTRIBUTION) 064 GND.03. (PRINTED.DISTRIBUTION) 065 DATA.1.LP 066 DATA.2.LP 067 DATA.3.LP 068 DATA.4.LP 069 DATA.5.LP 070 DATA.6.LP DATA.7.LP 071 072 DATA.8.LP 073 DATA.STB-.LP 074 075 SELECT.LP 076 BUSY.LP 077 PAPER.EMPTY.LP 078 FAULT-.LP 079 080 081 INPUT.PRIME-.LP 082 ACK-.LP 083 084 085 086 087 880 INT.DAISY.CHAIN.[#IEI].(IEI) 089 R.I 090 +12V.3 091 ORIGINATE. MODE 092 LOCAL . MODE ``` ``` PINOUT FOR ZDS/ASPIO BOARD - 09-0034-01 (cont.) SIGNAL NAME PIN # 093 094 095 096 097 098 099 100 101 102 103 104 105 106 107 -12V.1 108 109 INT- 110 111 112 INT.DAISY.CHAIN.[#IEO].(IEO) 113 114 115 116 117 118 119 120 (GND.PRINTED.DISTRIBUTION) 121 (GND.PRINTED.DISTRIBUTION) 122 (GND.PRINTED.DISTRIBUTION) ``` ``` PINOUT FOR PROM PROGRAMMER BOARD - 09-0031-02 J03, J05, J06, J07 PIN # SIGNAL NAME ____ 001 (+05V.PRINTED.DISTRIBUTION) 002 (+05V.PRINTED.DISTRIBUTION) 003 (+05V.PRINTED.DISTRIBUTION) 004 005 006 007 800 A06 009 010 A07 011 012 013 014 015 A00 016 017 A01 018 A02 019 A03 020 A04 021 A05 022 023 024 PHI. (SYSTEM.CLOCK) 025 026 027 028 M1- 029 030 IORQ- 031 032 033 034 035 036 037 038 039 040 041 042 043 044 045 RD- 046 ``` ``` PINOUT FOR PROM PROGRAMMER BOARD - 09-0031-02 (cont.) J03, J05, J06, J07 PIN # SIGNAL NAME 047 D4 048 D5 049 050 051 D6 052 D7 053 D0 054 055 D1 056 D3 057 D2 058 059 (+05V.PRINTED.DISTRIBUTION) 060 (+05V.PRINTED.DISTRIBUTION) 061 (+05V.PRINTED.DISTRIBUTION) 062 (GND.PRINTED.DISTRIBUTION) 063 (GND.PRINTED.DISTRIBUTION) 064 (GND.PRINTED.DISTRIBUTION) 065 066 067 068 069 070 071 072 073 074 075 076 077 078 079 080 081 082 083 084 085 086 087 088 (IEI) 089 090 091 092 ``` | | 303, 305, 306, 307 | |-------|----------------------------| | PIN # | SIGNAL NAME | | | | | 093 | • | | 094 | • | | 095 | • | | 096 | • | | 097 | • | | 098 | • | | 099 | • | | 100 | • | | 101 | • | | 102 | • | | 103 | • | | 104 | • | | 105 | • | | 106 | • | | 107 | • | | 108 | • | | 109 | (INT-) | | 110 | • | | 111 | • | | 112 | (IEO) | | 113 | • | | 114 | • | | 115 | • | | 116 | • | | 117 | • | | 118 | • | | 119 | • | | 120 | (GND.PRINTED.DISTRIBUTION) | | 121 | (GND.PRINTED.DISTRIBUTION) | | 122 | (GND.PRINTED.DISTRIBUTION) | | | | ``` J05 SIGNAL NAME PIN # 001 (+05V.PRINTED.DISTRIBUTION) 002 (+05V.PRINTED.DISTRIBUTION) 003 (+05V.PRINTED.DISTRIBUTION) 004 005 006 007 800 009 A06 A07 010 011 012 013 014 015 016 A00 017 A01 018 A02 019 A03 A04 020 021 A05 022 023 024 PHI. (SYSTEM.CLOCK) 025 026 027 028 M1- 029 IORQ- 030 031 032 033 034 035 036 037 038 039 040 041 042 043 044 045 RD- 046 ``` PINOUT FOR CIB BOARD - 09-0020-01 ţ ``` PINOUT FOR CIB BOARD - 09-0020-01 (cont.) J05 PIN # SIGNAL NAME 047 D4 048 D5 049 050 051 D<sub>6</sub> 052 D7 053 SYS.RESET- 054 D0 055 D1 D3 056 057 D2 058 059 (+05V.PRINTED.DISTRIBUTION) 060 (+05V.PRINTED.DISTRIBUTION) 061 (+05V.PRINTED.DISTRIBUTION) 062 (GND.PRINTED.DISTRIBUTION) 063 (GND.PRINTED.DISTRIBUTION) 064 (GND.PRINTED.DISTRIBUTION) 065 DATA.1.LP2 066 DATA.2.LP2 067 DATA.3.LP2 068 DATA.4.LP2 069 DATA.5.LP2 070 DATA.6.LP2 1 071 DATA.7.LP2 072 DATA.8.LP2 073 DATA.STB-.LP2 074 SELECT.LP2 075 076 BUSY.LP2 077 PAPER.EMPTY.LP2 078 FAULT-.LP2 079 080 081 INPUT.PRIME-.LP2 082 ACK-.LP2 083 084 085 086 087 088 INT.DAISY.CHAIN.[#IEI].(IEI) 089 090 091 092 ``` ``` PINOUT FOR CIB BOARD - 09-0020-01 (cont.) J05 PIN # SIGNAL NAME 093 DOO.PROLOG 094 DO1.PROLOG 095 DO2.PROLOG 096 DO3.PROLOG 097 DO4.PROLOG 098 DO5.PROLOG 099 DO6.PROLOG 100 101 DO7.PROLOG 102 MODE.PROLOG 103 INTERLOCK.PROLOG 104 DIO.PROLOG 105 DI1.PROLOG 106 DI2.PROLOG 107 108 109 INT- 110 DI3.PROLOG 111 DI4.PROLOG 112 (IEO) 113 DI5.PROLOG 114 DI6.PROLOG 115 DI7.PROLOG 116 RESPONSE.PROLOG 117 ADDRESS.PROLOG 118 ERROR. PROLOG TRANSFER.PROLOG 119 120 (GND.PRINTED.DISTRIBUTION) 121 (GND.PRINTED.DISTRIBUTION) 122 (GND.PRINTED.DISTRIBUTION) ``` ``` PINOUT FOR PIB BOARD - 09-0020-02 J05 PIN # SIGNAL NAME 001 (+05V.PRINTED.DISTRIBUTION) 002 (+05V.PRINTED.DISTRIBUTION) 003 (+05V.PRINTED.DISTRIBUTION) 004 005 006 007 800 009 A06 AQ7 010 011 012 013 014 015 A00 016 017 A01 A02 018 A03 019 020 A04 021 A05 022 023 024 PHI. (SYSTEM.CLOCK) 025 026 027 M1- 028 029 IORQ- 030 031 032 033 034 035 036 037 038 039 040 041 042 043 044 045 RD- 046 ``` ``` PINOUT FOR PIB BOARD - 09-0020-02 (cont.) J05 PIN # SIGNAL NAME 047 D4 048 D5 049 050 051 D<sub>6</sub> 052 D7 053 SYS.RESET- 054 D0 055 Dl 056 D3 057 D2 058 059 (+05V.PRINTED.DISTRIBUTION) 060 (+05V.PRINTED.DISTRIBUTION) 061 (+05V.PRINTED.DISTRIBUTION) 062 (GND.PRINTED.DISTRIBUTION) 063 (GND.PRINTED.DISTRIBUTION) 064 (GND.PRINTED.DISTRIBUTION) 065 DATA.1.LP2 066 DATA.2.LP2 067 DATA.3.LP2 068 DATA.4.LP2 069 DATA.5.LP2 070 DATA.6.LP2 071 DATA.7.LP2 072 DATA.8.LP2 073 DATA.STB-.LP2 074 075 SELECT.LP2 076 BUSY.LP2 077 PAPER.EMPTY.LP2 078 FAULT-.LP2 079 080 081 INPUT.PRIME-.LP2 082 ACK-.LP2 083 084 085 086 087 880 INT.DAISY.CHAIN.[#IEI].(IEI) 089 090 091 092 ``` ``` PINOUT FOR PIB BOARD - 09-0020-02 (cont.) J05 PIN # SIGNAL NAME 093 DOO.PROLOG 094 DO1.PROLOG 095 DO2.PROLOG 096 DO3.PROLOG 097 DO4.PROLOG 098 DO5.PROLOG 099 DO6.PROLOG 100 101 DO7.PROLOG 102 MODE.PROLOG 103 INTERLOCK.PROLOG 104 DIO.PROLOG 105 DIL.PROLOG DI2.PROLOG 106 107 108 109 INT- 110 DI3.PROLOG į 111 DI4.PROLOG 112 (IEO) 113 DI5.PROLOG 114 DI6.PROLOG 115 DI7.PROLOG 116 RESPONSE.PROLOG 117 ADDRESS.PROLOG 118 ERROR.PROLOG 119 TRANSFER. PROLOG 120 (GND.PRINTED.DISTRIBUTION) 121 (GND.PRINTED.DISTRIBUTION) 122 (GND.PRINTED.DISTRIBUTION) ``` ``` PINOUT FOR 60K MEMORY BOARD - 09-0101-04 J08 PIN # SIGNAL NAME 001 (+05V.PRINTED.DISTRIBUTION) 002 (+05V.PRINTED.DISTRIBUTION) 003 (+05V.PRINTED.DISTRIBUTION) 004 005 006 007 800 009 A06 010 A07 011 A08 012 A11 013 A10 014 A09 015 016 A00 017 A01 018 A02 019 A03 020 A04 021 A05 ) 022 023 024 025 REFRESH- 026 027 028 029 MRQ- 030 PS.3- 031 032 PS.2- 033 PS.1- 034 PS.0- 035 CD.3- 036 CD.2- 037 CD.1- 038 CD.0- 039 PG.15- 040 A13+ 041 042 A12+ 043 044 WR- . 1 045 046 MRD- ``` ``` PINOUT FOR 60K MEMORY BOARD - 09-0101-04 (cont.) J08 SIGNAL NAME PIN # 047 D4 048 D5 049 050 051 D6 052 D7 053 D0 054 055 D1 056 D3 057 D2 058 059 (+05V.PRINTED.DISTRIBUTION) 060 (+05V.PRINTED.DISTRIBUTION) 061 (+05V.PRINTED.DISTRIBUTION) 062 (GND.PRINTED.DISTRIBUTION) 063 (GND.PRINTED.DISTRIBUTION) 064 (GND.PRINTED.DISTRIBUTION) 065 066 067 -05V.1 068 069 -05V.1 070 071 072 073 074 075 076 077 078 079 080 081 082 083 -05V.2 084 -05V.2 085 -05V.2 086 087 880 089 +12V.1 090 091 +12V.1 092 +12V.1 ``` PINOUT FOR 60K MEMORY BOARD - 09-0101-04 (cont.) J08 PIN # SIGNAL NAME i \_\_\_\_\_ +12V.2 +12V.2 +12V.2 . 106 (GND.PRINTED.DISTRIBUTION) (GND.PRINTED.DISTRIBUTION) (GND.PRINTED.DISTRIBUTION) ``` PINOUT FOR CPU BOARD - 09-0099-03 J09 PIN # SIGNAL NAME 001 (+05V.PRINTED.DISTRIBUTION) 002 (+05V.PRINTED.DISTRIBUTION) 003 (+05V.PRINTED.DISTRIBUTION) 004 RCVR.OUT- 005 (SERIAL.OUT) 006 RCV.CLK 007 RCV.CLK.(XMIT.CLK) 800 SERIAL. IN 009 A06 010 A07 011 80A 012 A11 013 A10 014 A09 015 SERIAL.OUT 016 A00 017 A01 A02 018 019 A03 020 A04 021 A05 022 BUSAK- 023 8.PHI.(8X.SYSTEM.CLOCK) 024 PHI. (SYSTEM.CLOCK) 025 REFRESH- POWER.ON.CLR- 026 027 HALT- 028 Ml- 029 MRQ- 030 IORQ- 031 PS.3- 032 PS.2- 033 PS.1- 034 PS.0- 035 CD.3- 036 CD.2- 037 CD.1- 038 CD. 0- 039 PG.15-. (MDIS-) 040 A13 041 A14 042 A12 043 A15 044 WR- 045 RD- 046 TY.HI. (MONITOR) ``` ) ``` PINOUT FOR CPU BOARD - 09-0099-03 (cont.) J09 SIGNAL NAME PIN # 047 D4 D5 048 049 RESET.SW- 050 (RESTART-) 051 D6 052 D7 053 SYS.RESET- 054 D0 055 D1 056 D3 057 D2 058 EXT.PHI.(EXTERNAL.SYSTEM.CLOCK) 059 (+05V.PRINTED.DISTRIBUTION) 060 (+05V.PRINTED.DISTRIBUTION) 061 (+05V.PRINTED.DISTRIBUTION) 062 (GND.PRINTED.DISTRIBUTION) 063 (GND.PRINTED.DISTRIBUTION) 064 (GND.PRINTED.DISTRIBUTION) 065 A13+ 066 067 SYSMEM. (SYSTEM.MEMORY) 068 A12+ 069 1 070 071 072 073 074 075 076 077 RCVR.OUT- 078 INDX. (EN-CLKO) 079 INT.DAISY.CHAIN.[#IEO].(IE*) 079 080 081 082 083 (GND) 084 (GND) 085 (GND) 086 (GND) 087 (GND) 880 089 090 +12V.3 091 ``` ``` PINOUT FOR CPU BOARD - 09-0099-03 (cont.) J09 PIN # SIGNAL NAME 092 093 094 095 096 097 098 -5V.3 099 100 101 102 103 104 105 106 FORCE.NOP 107 BUSRQ- 108 WAIT- 109 INT- 110 (NMI-) 111 112 113 114 115 EXT.PHI.(S2.46MHZ) 116 117 118 119 120 (GND.PRINTED.DISTRIBUTION) 121 (GND.PRINTED.DISTRIBUTION) 122 (GND.PRINTED.DISTRIBUTION) ``` ``` PINOUT FOR FLOPPY CONTROLLER BOARD - 09-0004-01 J10 PIN # SIGNAL NAME 001 (+05V.PRINTED.DISTRIBUTION) 002 (+05V.PRINTED.DISTRIBUTION) 003 (+05V.PRINTED.DISTRIBUTION) 004 005 006 WR.DATA- 007 INDX 800 (WR.PROT.1-) 009 READ.DATA- 010 (TRK.01-) 011 TRK.00- 012 (DOOR.OPEN-) 013 WR.PROT.0- 014 (INDX.1-) 015 INDX.0- 016 RDY- 017 (CURRENT-) 018 SEL.O- 019 (LOAD.HEAD.1-) 020 (STEP.OUT.1-) 021 (WRITE.1-) 022 (STEP.IN.1-) 023 8.PHI.(8X.SYSTEM.CLOCK) 024 025 WRITE.GATE- 026 027 DIRECTION 028 STEP- 029 030 IORQ- 031 032 033 034 035 036 037 038 039 040 041 042 043 044 WR- 045 RD- 046 ``` ``` PINOUT FOR FLOPPY CONTROLLER BOARD - 09-0004-01 J10 (continued) PIN # SIGNAL NAME 047 D4 048 D5 049 050 051 D<sub>6</sub> 052 D7 053 SYS.RESET- D0 054 055 D1 056 D3 D2 057 058 059 (+05V.PRINTED.DISTRIBUTION) 060 (+05V.PRINTED.DISTRIBUTION) 061 (+05V.PRINTED.DISTRIBUTION) 062 (GND.PRINTED.DISTRIBUTION) 063 (GND.PRINTED.DISTRIBUTION) 064 (GND.PRINTED.DISTRIBUTION) 065 066 067 068 069 070 071 072 073 074 075 1 076 077 078 079 080 081 RD.CLK- 082 (GND) 083 (GND) 084 SEL.1- 085 (GND) 086 087 (LOAD.HEAD.O-) 088 089 090 091 092 ``` ``` PINOUT FOR FLOPPY CONTROLLER BOARD - 09-0004-01 J10 (continued) PIN # SIGNAL NAME 093 094 095 096 097 098 099 100 101 102 103 104 105 106 107 108 WAIT- 109 110 111 112 113 114 115 116 DISK.DATA.PORT- 117 DISK.CONTROL.A.PORT- 118 DISK.CONTROL.B.PORT- 119 120 (GND.PRINTED.DISTRIBUTION) 121 (GND.PRINTED.DISTRIBUTION) 122 (GND.PRINTED.DISTRIBUTION) ``` PINOUT FOR BREAKPOINT BOARD - 09-0003-02 Jll SIGNAL NAME PIN # (+05V.PRINTED.DISTRIBUTION) (+05V.PRINTED.DISTRIBUTION) (+05V.PRINTED.DISTRIBUTION) A06 A07 80A SAll SA10 A09 BKPT.SEL-A00 A01 A02 A03 A04 A05 POWER.ON.CLR-MRQ-HIS.IORQ-SA13 **SA14** SA12 **SA15** WR- RD- ``` PINOUT FOR BREAKPOINT BOARD - 09-0003-02 (cont.) J11 PIN # SIGNAL NAME 047 D4 048 D5 049 050 051 D<sub>6</sub> 052 D7 053 054 D0 055 D1 056 D3 057 D2 058 059 (+05V.PRINTED.DISTRIBUTION) 060 (+05V.PRINTED.DISTRIBUTION) 061 (+05V.PRINTED.DISTRIBUTION) 062 (GND.PRINTED.DISTRIBUTION) 063 (GND.PRINTED.DISTRIBUTION) 064 (GND.PRINTED.DISTRIBUTION) 065 066 067 068 069 070 071 072 073 074 075 076 077 078 079 080 081 082 083 084 085 BREAK.STATUS 086 087 880 089 090 MIRQ 091 092 ``` ``` PINOUT FOR BREAKPOINT BOARD - 09-0003-02 (cont.) J11 PIN # SIGNAL NAME 093 094 095 096 097 098 099 BREAK- 100 101 BREAK.SYNC 102 103 104 105 106 107 108 109 110 111 RUN 112 113 114 DATA.STB 115 116 117 118 119 120 (GND.PRINTED.DISTRIBUTION) 121 (GND.PRINTED.DISTRIBUTION) ``` (GND.PRINTED.DISTRIBUTION) İ ``` PINOUT FOR RTSM2 BOARD - 09-0109-01 J12 PIN # SIGNAL NAME 001 (+05V.PRINTED.DISTRIBUTION) 002 (+05V.PRINTED.DISTRIBUTION) 003 (+05V.PRINTED.DISTRIBUTION) 004 005 006 007 800 009 A06 010 A07 011 80A 012 SAll 013 SA10 014 A09 015 016 A00 017 A01 018 A02 019 A03 020 A04 021 A05 022 SBUSAK- 023 024 025 026 027 HALT- 028 Ml- 029 MRQ- HIS.IORQ- 030 031 032 033 034 035 036 037 FORCE.NOP.DELAYED 038 039 040 SA13 041 SA14 042 SA12 043 SA15 044 WR- 045 RD- 046 ``` 1 ( ``` PINOUT FOR RTSM2 BOARD - 09-0109-01 (cont.) J12 SIGNAL NAME PIN # 047 D4 048 D5 049 RESTART.D- 050 051 D6 052 D7 053 D0 054 055 D1 056 D3 057 D2 058 059 (+05V.PRINTED.DISTRIBUTION) 060 (+05V.PRINTED.DISTRIBUTION) 061 (+05V.PRINTED.DISTRIBUTION) 062 (GND.PRINTED.DISTRIBUTION) 063 (GND.PRINTED.DISTRIBUTION) 064 (GND. PRINTED. DISTRIBUTION) 065 STOR.SEL- 066 067 068 069 070 071 072 073 074 075 076 077 078 079 080 081 082 083 084 085 086 087 088 089 090 091 092 ``` ``` PINOUT FOR RTSM2 BOARD - 09-0109-01 (cont.) PIN # SIGNAL NAME 093 094 095 096 097 098 099 100 101 102 103 104 105 106 107 108 109 110 111 RUN 112 113 114 DATA.STB 115 116 117 118 119 120 (GND.PRINTED.DISTRIBUTION) 121 (GND.PRINTED.DISTRIBUTION) 122 (GND.PRINTED.DISTRIBUTION) ``` PINOUT FOR I/O CONNECTOR: LINE PRINTER (CIB/PIB) CABLE J13 | PIN # | SIGNAL NAME | |-------|-----------------| | | | | 001 | DATA.1.LP2 | | 002 | DATA.2.LP2 | | 003 | DATA.3.LP2 | | 004 | DATA.4.LP2 | | 005 | DATA.5.LP2 | | 006 | DATA.6.LP2 | | 007 | DATA.7.LP2 | | 008 | DATA.8.LP2 | | 009 | DATA.STBLP2 | | 010 | INPUT.PRIMELP2 | | 011 | ACKLP2 | | 012 | FAULTLP2 | | 013 | PAPER.EMPTY.LP2 | | 014 | • | | 015 | • | | 016 | • | | 017 | • | | 018 | GND.01 | | 019 | GND.01 | | 0 20 | GND.01 | | 021 | • | | 022 | e | | 023 | BUSY.LP2 | | 024 | SELECT.LP2 | | 025 | • | PINOUT FOR I/O CONNECTOR: FLOPPY DRIVE CABLE J16 | | J16 | |-------|-------------| | PIN # | SIGNAL NAME | | | | | 001 | RD.CLK- | | 002 | READ.DATA- | | 003 | WR.PROT.0- | | 004 | TRK.00- | | 005 | WRITE.GATE- | | 006 | WR.DATA- | | 007 | STEP- | | 800 | DIRECTION | | 009 | SEL.1- | | 010 | SEL.O- | | 011 | RDY- | | 012 | INDX.0- | | 013 | -05V.1 | | 014 | GND.02 | | 015 | GND.02 | | 016 | GND.02 | | | GND.03 | | 018 | GND.03 | | | GND.03 | | 020 | GND.04 | | 021 | GND.04 | | 022 | GND.04 | | 023 | GND.05 | | 024 | GND.05 | | 025 | GND.05 | | 0 26 | GND.05 | ## PINOUT FOR I/O CONNECTOR: TERMINAL CABLE J17 PIN # SIGNAL NAME RS232.DATA.IN RS232.DATA.OUT TTY.IN.RETURN TTY.IN.RETURN RS232.RETURN TTY.IN.RETURN TTY.DATA.IN TTY.DATA.OUT TTY.OUT.RETURN TTY.IN.RETURN PINOUT FOR I/O CONNECTOR: AUXILIARY SERIAL CABLE J18 | | J18 | |-------|---------------------------------------| | PIN # | SIGNAL NAME | | | | | 001 | · mmvp | | 002 | TTXD | | 003 | TRXD | | 004 | TRTS | | 005 | TCTS | | 006 | TDSR | | 007 | GND.06 | | 800 | CARRIER.DETECT | | 009 | ORIGINATE.MODE | | 010 | LOCAL.MODE | | 011 | • | | 012 | • | | 013 | • | | 014 | • | | 015 | • | | 016 | • | | 017 | • | | 018 | • | | 019 | • | | 020 | TDTR | | 021 | • | | 022 | R.I | | 023 | • | | 024 | SYNC | | 025 | TERM.BUSY | | | · · · · · · · · · · · · · · · · · · · | PINOUT FOR I/O CONNECTOR: LINE PRINTER (ZDS/ASPIO) CABLE J19 | PIN # | SIGNAL NAME | | | |-------|----------------|----------|--| | 001 | DATA.1.LP | | | | 002 | DATA.2.LP | | | | 003 | DATA.3.LP | • | | | 004 | DATA.4.LP | • | | | 005 | DATA.5.LP | | | | 006 | DATA.6.LP | <b>†</b> | | | 007 | DATA.7.LP | 1 | | | 008 | DATA.8.LP | 4 | | | 009 | DATA.STBLP | þ | | | 010 | INPUT.PRIMELP | \$ | | | 011 | ACKLP | | | | 012 | FAULTLP | | | | 013 | PAPER.EMPTY.LP | | | | 014 | • | | | | 015 | • | | | | 016 | • | | | | 017 | • | | | | 018 | GND.06 | | | | 019 | GND.06 | | | | 020 | GND.06 | 1 | | | 021 | • | | | | 022 | • | | | | 023 | BUSY.LP | | | | 024 | SELECT.LP | | | | 025 | • | | | | | | | | PINOUT FOR I/O CONNECTOR: PROLOG PROM PROGRAMMER CABLE J20 | PIN # | SIGNAL NAME | |-------|------------------| | | | | 001 | • | | 002 | TRANSFER.PROLOG | | 003 | MODE.PROLOG | | 004 | • | | 005 | INTERLOCK.PROLOG | | 006 | DO6.PROLOG | | 007 | DO2.PROLOG | | 008 | DO7.PROLOG | | 009 | DO3.PROLOG | | 010 | DO4.PROLOG | | 011 | DOO.PROLOG | | 012 | DO1.PROLOG | | 013 | DO5.PROLOG | | 014 | ERROR.PROLOG | | 015 | ADDRESS.PROLOG | | 016 | RESPONSE. PROLOG | | 017 | DI2.PROLOG | | 018 | DI3.PROLOG | | 019 | DIO.PROLOG | | 0 20 | DI1.PROLOG | | 021 | DI6.PROLOG | | 022 | DI7.PROLOG | | 023 | DI4.PROLOG | | 024 | DI5.PROLOG | | 025 | GND.07 | ## PINOUT FOR I/O CONNECTOR: FRONT PANEL CABLE J23 SIGNAL NAME ŧ PIN # 001 GND.11 002 GND.12 003 BREAK.SYNC 004 005 006 **GND.13** 007 +05V.3 +05V.2 008 009 +05V.1 010 +05V.4 011 USER. NO 012 USER.NC 013 GND.14 SENSE.SW.2-014 015 SENSE.SW.1-016 017 018 019 RESET.SW-020 HALT.LAMP-021 USER.LAMP-022 MONITOR.LAMP-023 WAIT.LAMP-024 GND.15 025 MONTR. NO 026 MONTR.NC PINOUT FOR I/O CONNECTOR: POWER CABLE **J24** SIGNAL NAME PIN # ----001 -05V.1 002 -05V.2 (-05V<sub>-</sub>3) 003 004 -12V.1 005 -12V.2 006 (-12V.3)007 +12V.1 +12V.2 800 (+05V.PRINTED.DISTRIBUTION) (GND.PRINTED.DISTRIBUTION) 009 010 011 +12V.3 | | · • | | |--|-----|--| APPENDIX E LOGIC DIAGRAMS ## CONTENTS | LOGIC | DIAGRAMS, | USER I | POD | CON | ITRO | LLE | R | • | • | • | • | • | • | • | • | E-1 | |-------|-----------|--------|----------|------|------------|-----|-----|------|-----|---|---|---|---|---|---|-----| | LOGIC | DIAGRAMS, | USER I | POD | • | • | • | • | • | • | • | • | • | • | • | • | E-7 | | LOGIC | DIAGRAMS, | EMULAT | OR | • | • | • | • | • | • | • | • | • | • | • | • | E-1 | | LOGIC | DIAGRAMS, | Z-80A | CPU | J EM | IULA | TOR | ( H | IYBR | ID) | • | | • | • | • | • | E-1 | | LOGIC | DIAGRAMS, | MONITO | OR.4 | 10 | • | • | • | • | • | • | • | • | • | • | • | E-1 | | LOGIC | DIAGRAMS, | MEMORY | Z 25 | · | • | • | • | • | • | • | • | • | • | • | • | E-2 | | LOGIC | DIAGRAMS, | CPU.2 | (09 | -00 | 99- | 01) | • | • | • | • | • | • | • | • | • | E-2 | | LOGIC | DIAGRAMS, | CPU-3 | (09 | -00 | 199- | 03) | • | • | • | • | • | • | • | • | • | E-3 | | LOGIC | DIAGRAMS, | FLOPPY | z co | NTE | <b>OLL</b> | ER | • | • | • | • | • | • | • | • | • | E-4 | | LOGIC | DIAGRAMS, | BREAKI | POIN | IT | • | ø | • | • | 0 | • | • | • | • | • | • | E-5 | | LOGIC | DTAGRAMS. | RTSM. | <b>.</b> | | | | _ | | | | | | | _ | | E-5 | LOGIC DIAGRAMS, USER POD CONTROLLER | | , | | |--|---|--| | | | | | | | | | | | | | | I | | MANUAL TO CONTROLLER De COSTO CONTROLLER De COSS-O2 \_ | | , | • | |--|---|---| LOGIC DIAGRAMS, USER POD | | | j | |--|---|---| | | • | | | | | | | | | | | | | | LOGIC DIAGRAMS, EMULATOR | | | | $\mathcal{L}$ | |---|--|--|---------------| | | | | | | | | | | | · | | | | | | | | | | | | | <i>_</i> | | | | | | | | | | • | | | | | | | | | | | | | | | <b>)</b> | | | | | | | _ T T | <u> </u> | | | - | | - | | | | - | ~ | - | | _ | - | _ | | | | | | | | _ | _ | | _ | | | | | | | | _ | | | | | | | | | | _ | | |---------------------------------------------------------------------------------------------------------------|----------------|----------------|---------|---------------------------------------|----------|---------|------------|----|-------|---------|----------------|---------|---------|----------|---------|--------------------------|---------|-----|-----|---------|----------|---------|----------|---------|-----------|----------|------------|---------|----------|----------|----------|-------------|----------|-------|---------|--------|---------|-----------------|----------------------------------------|-----------|------------------------------------------------|-------------------|----------------------------------------------------------|----------------|-------------------------|-------------| | 5E ECN 00385 3.78 W/ 1.2.79 R/ 1.2.7 | 00634 11.10.18 | 47/37 PT :1-11 | | | - | | | | | | | - | | | | | | | | | | | | | | | | - | | | | | | | | | , | - | | | 27 ZILOG INC. | THE LOGIC DIAGRAM | FMULA | | 02-00-20 | PACE ACTION | | A RELEASE | ECN | ECV | | | | | | | | | | - | | | | | - | - | - | | | | | | - | | | | | | | | | | | | | | | L | ONS ARE IN INCHES DRIVIN P. M. E.S. IO. 1437 | ANGLES 1" DHETO | EC. 2019 APVD 18-16-16-16-16-16-16-16-16-16-16-16-16-16- | | FINISH | _ | | ) | | | | | | | | | | | | | | | | | | | | | | USER WR | USER MRG | | | | | | | | | | | | | | SYS MEM | | | | NSAPHO NECESTRA | ANGLES 1 | 3 PLC DEC | | NEXT ABBY USED ON MATT. | APPLICATION | | 1410 | | 6 4 | _ | | 1 | _ | 3 <u>4</u> | | _ | _ | 0.4 | | 7 60 | | | · | _ | 9 4 | _ | _ | | 01 | × × | 00 | RESET | _ | <u> </u> | 12 | WAIT | MN | _ | HALT | | ļ | | ENAWA | _ | DY3 WAIT | ENA INT | MM1/GUSHQ | | | | | | | | 48 | - 4 | 7 | 46 | m ų | 45 | 44 | 5 | 43 | 9 | 42 | - | 4 | Œ Ç | 50 | 39 | 0 | 38 | = | 37 | 12 | 36 | E) | 35 | 4 | 4 k | S : | Ę. | ું ક | 32 | - - | 92 | 29 | 22 | 28 | 12 | 27 | 22 | 92 | 23 | 1 | | | 1 | - | + | | | CPU ABIO | | | - | — — — — — — — — — — — — — — — — — — — | | 1 1 | - | | - | | - -<br>- - | | | | - | | | | _ | | | | | _ | | _ - | | - - | | | | | | - | _ | _ | _ | | pusag | | 100 | 0.01 | +- | cess 11 51 | WIRE) | | | ' | CPU ABII | | CPU ABB | CPU ABIB | CPU ABIA | CPU AB6 | CPU ABIS | | CPU Ø | CPU AB4 | CPU DB4 | CPU AB3 | CPU DB3 | CPU AB 2 | (PU DB5 | CPU 086 | CPU ABØ | 45V | GND | CPU DB2 | CPU AF5H | CPU DB1 | CPU MI | CPU DBØ | CPU RESET | (1:U 0B1 | 0450 19940 | CPU INT | TIM NAIT | C PU NMI | COL HALT | CPUED | CPU TORG | CPUWR | CPU MRQ | ENA WR | ENA MRQ | בושיים ונטונים. | ENA I'UT/NMI/DUSAG | GND | + \2 \ | SYS CPU Ø | CLK INDICATOR | SYS MEM ACCESS | GND (DRAIN | | | CONFIDENTIAL CONFIDENTIAL CONFIDENTIAL Semina and proprietary to Stay the<br>produced to deciment to Stay the | 7 | <u></u> | | <u></u> | 7 | 8 | | | | | ¥ 7 4 | 15 | 167 | = \ | 18) | \delta \( \frac{1}{2} \) | | 1 | 7.5 | 24 \ | 25 | 182 | 27 / 12 | | 79 7 | 30 | | 32 \ | ¥3 × | ¥ 4 | 35 | )<br>)<br>) | | 000 | | 4 5 4 | | | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | 55 | 467 | 47 \ | 48 | 49 | 50> | | | The document is the property and property and property and property be doubt be counted in 2004. | <u>-</u> i- | | | | | | | | | - | | | _ | | · | | - | | | | | | | | •• | | | | | | | | n | ., ., | - 4 | | _ | | | <u> </u> | - | | - | | _ | | | | | · | | , | |---|---|---|--------|---| | | | | | Ĵ | | | | | | | | · | | | | | | | | | | | | | | | | | | | | | | Ĵ | | | | | | | | | • | | 4 | | | | | | | | | | | | . | | | | | | •<br>• | j | | | | | 4 | | | | | | | | LOGIC DIAGRAMS, Z-80A CPU EMULATOR (HYBRID) | | I | | |--|---|--| | | , | | | |--|---|---|----------| | | | | Ĩ | | | ; | · | | | | | | | | | | | ِ<br>ن | | | | | | | | | | | | | | | | | | ı | | <u> </u> | | | ł | • | | LOGIC DIAGRAMS, MONITOR.40 | | | • | • | |--|---|---|---| | | ` | | | | | | | | | | | ì | | | | | | - | |--|---|---|---| | | | | | | | | | | | | · | | | | | | | | | | | | | | | | | | | | | ! | | | | | | | | | | | | | | | 1 | į | | | | 1 | 1 | LOGIC DIAGRAMS, MEMORY 25 • . . • , <u>\_</u> | , | | | | | | |---|---|---|----------|---|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | | • | | | | | | | | | | | | • | | | • | • | | | | | | | | | | | | | | | | | | | • | | | | | • | | | | | | | | • | | | | | | | | | • | | | | | | | <b>†</b> | | | | | | | * | | | | | | | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | - | | | LOGIC DIAGRAMS, CPU (09-0099-01) | • | | | | | | |---|--|---|---|---|----------| | | | | | | | | | | | | | | | | | | | • | | | | | | | | _ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | | | | | | • | | | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | <u> </u> | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | - | | this time | T'2 ZILOG ANC. | and resident features for a section | 1 4 7 7 7 | ころとうこうこう | 7 023 | 410 a 100 | 0 10-PP00-50 | \$ 0.7. una 1 may | |---|-----------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 4444 | dames principal and the cours do not the strain | The same of sa | | The state of s | | | | - | | , | | | . ! | | | , | 1 | | ŀ | | | , | | | | *************************************** | | | | | • LOGIC DIAGRAMS, CPU-3 (09-0099-03) | | - | | | | |---|---|---|---|----------| | | | | | | | | | • | | | | | | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | <b>~</b> | | | | | | ì | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | * | | | | | | • | | , | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | | | | | | | | | | - | | | 1 | | \* LOGIC DIAGRAMS, FLOPPY CONTROLLER | | | | *^~ | |---|---|---|-----| | | | | , | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | _ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ę | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ı | | \_\_\_ | | • | | | |--|---|---|--| | | | | | | | | * | | LOGIC DIAGRAMS, BREAKPOINT | | | | J-1 | |--|---|---|-----| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | , | | | | , | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | • | | | | | |---|---|---|---|----------| | | | | | | | | | | | | | | | | | | | | | | , | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | • | | | | | | | | | | | | | | | | | | | | | <u> </u> | | | | | | | | | | | | | | | | | | | | | | | | | LOGIC DIAGRAMS, RTSM2 | | | · | ı | |--|---|---|----------| | | | | | | | · | | | | | | | • | | | | | <b>\</b> | | | | | | | | | | | | | | | _ | | | | | - | 0 DZ-0109-01 A MACHINE TOO INC. CATA SIB B. HA1 HA2 8 4 5 EAS 15:1 1444 1444 150 04-140 | 205-140 09 204 | 205-140 09 204 | 205-140 **\$**1 1C'S 1ves 3ead 7cos(a1) 4 7474(a14) 1 NOTE : UNLESS OTHER LYST BY CAFIED IS ALL RESISTORS ARE IN OHINS, VALUES & BLAIL CAFACTANCE VALUES ARE IN WICKPERENDS AST 01510. 1.057 USED UNUSED 4.32 As 5.32 CA: 6.12 رة روق روق 1 3 13 · 1년 4 년: 30 m 4 31) FORCE NOP DELAYED STOKE SE LOSV KE THE TENE (OX HE SEER SEE 200000 $\mathbb{m}$ 41125 4112 \_ . <u>ر</u> ## DOCUMENT CHANGE NOTICE DATE: 04-03-80 DCN NUMBER: E3-3018-03, Rev. C PUBLICATION NUMBER: 03-3018-03 TITLE: ZDS-1/40 Hardware Reference Manual PREVIOUS DCNs BY NUMBER: E3-3018-03, Rev.A E3-3018-03, Rev.B EFFECTIVE DATE: 04-03-80 This Document Change Notice provides replacement pages for the publication specified above. These replacement pages contain changes to the technical contents of the manual specified above, and will remain in effect unless specifically amended or superseded by another DCN, or merged into the manual by a publication revision. The following pages are to be treated as described. Replace Logic Diagram Set DZ-0056-02, Rev. D with DZ-0056-03, Rev. A. Changes to text are indicated by a vertical line in the right margin, opposite the changed text portion. NOTE: Please file this DCN at the back of manual to provide a record of changes. CF-1017-01A | | • | | | |--------|---|---|---| | • | | | | | | | | J | | ♦ torr | | 1 | | ## DOCUMENT CHANGE NOTICE DATE: 2/1/80 DCN NUMBER: E3-3018-03, Rev. B PUBLICATION NUMBER: 03-3018-03 TITLE: ZDS-1/40 Hardware Reference Manual PREVIOUS DCNs BY NUMBER: E3-3018-03, Rev. A EFFECTIVE DATE: 2/1/80 This Document Change Notice provides change pages for the publication specified above. These change pages contain changes to the technical contents of the manual specified above, and will remain in effect unless specifically amended or superseded by another DCN, or merged into the manual by a publication revision. The following pages are to be treated as described. Replace Logic Diagram Set DZ-0099-04, Rev. A with DZ-0099-04, Rev. B Changes to text are indicated by a vertical line in the right margin, opposite the changed text portion. NOTE: Please file this DCN at the back of the manual to provide a record of changes. CF-1017-01A • . • ·- a 山田 D 02-004-04 B TOOL DAGEAU \*\* 34C . ---PHE CHICLE 10 - 44 Print 4 4 辑 4 26833553 2444444 **₹**Þ 8555 र्वद्यम ALUE ATO THE TO **P** ◇\*\* $\Rightarrow$ -10 x 3 œ 410 410 410 410 410 \$ P\$ == 20 #R 52 3.2 11 - 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 101 | 1 SAT ) CPU COVE WE THE TAN SON SON SESTABLE 0000 SHT. 4 T PRIVI Ĭ ₹. 0 \_ Ü 1 1000 DASPAM. 1 IN THE PART 121 121 -華 THE THE PARTY T E 기를 위한 의학 34442554 1 ☆ 달 ৹ॡ 200 T WE WE 4 ব্যব্ 111 ī THE P ₹ Ü ۵ - ~- ## DOCUMENT CHANGE NOTICE DATE: 12-07-79 DCN NUMBER: E3-3018-03, Rev. A PUBLICATION NUMBER: 03-3018-03 TITLE: ZDS-1/40 HARDWARE REFERENCE MANUAL PREVIOUS DCN's BY NUMBER: None EFFECTIVE DATE: 12-07-79 This Document Change Notice provides change pages for the publication specified above. These change pages contain changes to the technical contents of the manual specified above, and will remain in effect unless specifically amended or superseded by another DCN, or merged into the manual by a publication revision. The following pages are to be treated as described. Replace page D-22 in manual with change page attached. Replace CONTENTS page of APPENDIX E with change page attached. Replace page E-33 in manual with change page attached. Replace Logic Diagram Set DZ-0099-03, Rev. A with DZ-0099-04, Rev. A Changes to text are indicated by a vertical line in the right margin, opposite the changed text portion. NOTE: Please file this DCN at the back of the manual to provide a record of changes. **1** : 1 i ı 1 ``` PINOUT FOR 60K MEMORY BOARD - 09-0101-04 (cont.) J08 PIN # SIGNAL NAME ____ _---- 093 +12V.2 +12V.2 094 095 +12V.2 096 097 098 099 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 (GND.PRINTED.DISTRIBUTION) 121 (GND.PRINTED.DISTRIBUTION) 122 (GND.PRINTED.DISTRIBUTION) ``` ``` PINOUT FOR CPU BOARD - 09-0099-01 or 09-0099-04 J09 PIN # SIGNAL NAME 001 (+05V.PRINTED.DISTRIBUTION) 002 (+05V.PRINTED.DISTRIBUTION) 003 (+05V.PRINTED.DISTRIBUTION) 004 RCVR.OUT- 005 (SERIAL.OUT) 006 RCV.CLK 007 RCV.CLK.(XMIT.CLK) 800 SERIAL.IN 009 A06 A07 010 011 80A 012 All 013 A10 014 A09 015 SERIAL.OUT 016 A00 017 A01 018 A02 019 A03 020 A04 021 A05 022 BUSAK- 023 8.PHI.(8X.SYSTEM.CLOCK) 024 PHI. (SYSTEM.CLOCK) 025 REFRESH- 026 POWER.ON.CLR- 027 HALT- 028 Ml- 029 MRQ- 030 IORQ- 031 PS.3- 032 PS.2- 033 PS.1- 034 PS.0- 035 CD.3- 036 CD.2- 037 CD.1- 038 CD.0- 039 PG.15-. (MDIS-) 040 A13 041 A14 A12 042 043 A15 044 WR- 045 RD- 046 TY.HI. (MONITOR) ``` APPENDIX E LOGIC DIAGRAMS *(*) • • . ## CONTENTS | LOGIC | DIAGRAMS, | USER | POD | CON | TRO | LLE | R | • | • | • | • | • | • | • | • | E-1 | |-------|-----------|-------|------|------|-----|-----|----|-----|-----|---|---|---|---|---|---|------| | LOGIC | DIAGRAMS, | USER | POD | • | | • | • | • | • | • | • | • | • | • | | E-7 | | LOGIC | DIAGRAMS, | EMULA | TOR | • | • | • | • | • | • | • | • | • | • | • | • | E-15 | | LOGIC | DIAGRAMS, | Z-80A | CPU | J EM | ULA | TOR | H) | YBR | (ID | • | • | • | • | • | • | E-17 | | LOGIC | DIAGRAMS, | MONIT | OR.4 | 10 | • | • | • | • | • | • | • | • | • | • | • | E-19 | | LOGIC | DIAGRAMS, | MEMOR | Y 25 | 5. | • | • | • | • | • | • | • | • | • | • | • | E-25 | | LOGIC | DIAGRAMS, | CPU.2 | (09 | 9-00 | 99- | 01) | • | • | • | • | • | • | • | • | • | E-31 | | LOGIC | DIAGRAMS, | CPU-3 | (09 | 9-00 | 99- | 04) | • | • | • | • | • | • | • | • | • | E-33 | | LOGIC | DIAGRAMS, | FLOPP | Y CC | ONTR | OLL | ER | • | • | • | • | • | • | • | • | • | E-39 | | LOGIC | DIAGRAMS, | BREAK | POIN | 1T | • | • | • | • | • | • | • | • | • | • | • | E-49 | | LOGIC | DIAGRAMS. | RTSM. | 2 | | _ | _ | | _ | _ | _ | _ | _ | _ | _ | | E-57 | • ! . LOGIC DIAGRAMS, CPU-3 (09-0099-04) • • . . . • • The Section of MOTESTANDA CTHEMMES WELES OF DESIGNATION OF ALL CONCINCTONCE WANTS AND IN JUN. 181. CONCINCATONCE WANTS AND JUN. Z ZILOG INC. 40-9400-20 0 - SMT 23# - SHT E. # FX Y E SHT 3,4 \* ---6050E 6000B 1000B 51 100 1000B 1 PWK OVCE 2 201 de 1.142 - F. C Ž ٠Þ 2 2 A30 <u></u> 4 22 肴 ѷ 워크디지크 일을 타포를 1222224 \*481811 A22. ÷Φ 3565 1011 Zuenor 本: 學讀 수 25 Φ. 년<u>.</u> : 2월 }<u>:</u>2 \*\*\* چ چپیژ #¥ -|-|-|52 | **\*\*** Sat 9 CEU FCV+ \$0) FESTALT " RESET SW SHT. 4 P DRIVE (1) (SI 비 SH 4 Ĭ ž = 14 TH 1241. 5177 **₹**20 AND GEN 10 1 10-100 MC | 100 CHEST PALL = 3 g 1122 \*\*\*